2011-05-03 09:55:30 +02:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2011 Sven Schnelle <svens@stackframe.org>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <arch/io.h>
|
2013-06-18 22:36:34 +02:00
|
|
|
#include <cpu/x86/tsc.h>
|
2014-11-22 20:36:58 +01:00
|
|
|
#include "i82801gx.h"
|
2013-06-18 22:36:34 +02:00
|
|
|
|
|
|
|
static void store_initial_timestamp(void)
|
|
|
|
{
|
|
|
|
/* On i945/ICH7 we have two 32bit scratchpad registers available:
|
|
|
|
* D0:F0 0xdc (SKPAD)
|
|
|
|
* D31:F2 0xd0 (SATA SP)
|
|
|
|
*/
|
|
|
|
tsc_t tsc = rdtsc();
|
|
|
|
pci_write_config32(PCI_DEV(0, 0x00, 0), 0xdc, tsc.lo);
|
|
|
|
pci_write_config32(PCI_DEV(0, 0x1f, 2), 0xd0, tsc.hi);
|
|
|
|
}
|
2011-05-03 09:55:30 +02:00
|
|
|
|
|
|
|
static void enable_spi_prefetch(void)
|
|
|
|
{
|
|
|
|
u8 reg8;
|
2014-10-26 01:12:15 +02:00
|
|
|
pci_devfn_t dev;
|
2011-05-03 09:55:30 +02:00
|
|
|
|
|
|
|
dev = PCI_DEV(0, 0x1f, 0);
|
|
|
|
|
|
|
|
reg8 = pci_read_config8(dev, 0xdc);
|
|
|
|
reg8 &= ~(3 << 2);
|
|
|
|
reg8 |= (2 << 2); /* Prefetching and Caching Enabled */
|
|
|
|
pci_write_config8(dev, 0xdc, reg8);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void bootblock_southbridge_init(void)
|
|
|
|
{
|
2013-06-18 22:36:34 +02:00
|
|
|
store_initial_timestamp();
|
2014-11-06 16:58:07 +01:00
|
|
|
|
2011-05-03 09:55:30 +02:00
|
|
|
enable_spi_prefetch();
|
2014-11-22 20:36:58 +01:00
|
|
|
|
|
|
|
/* Enable RCBA */
|
2014-12-25 03:43:20 +01:00
|
|
|
pci_write_config32(PCI_DEV(0, 0x1f, 0), RCBA, (uintptr_t)DEFAULT_RCBA | 1);
|
2014-11-22 20:36:58 +01:00
|
|
|
|
|
|
|
/* Enable upper 128bytes of CMOS */
|
|
|
|
RCBA32(0x3400) = (1 << 2);
|
2011-05-03 09:55:30 +02:00
|
|
|
}
|