2016-03-09 01:12:06 +01:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
2018-05-24 08:51:06 +02:00
|
|
|
* Copyright (C) 2015-2018 Intel Corp.
|
2016-03-09 01:12:06 +01:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
2016-04-10 19:09:16 +02:00
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
2016-03-09 01:12:06 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The sole purpose of this driver is to avoid BAR to be changed during
|
|
|
|
* resource allocation. Since configuration space is just 32 bytes it
|
|
|
|
* shouldn't cause any fragmentation.
|
|
|
|
*/
|
|
|
|
|
2019-03-29 17:45:28 +01:00
|
|
|
#include <console/console.h>
|
2017-04-26 16:02:11 +02:00
|
|
|
#include <intelblocks/uart.h>
|
2017-12-04 12:38:06 +01:00
|
|
|
#include <soc/gpio.h>
|
2016-03-09 01:12:06 +01:00
|
|
|
#include <soc/pci_devs.h>
|
2017-12-04 12:38:06 +01:00
|
|
|
|
2018-05-24 08:51:06 +02:00
|
|
|
/* UART pad configuration. Support RXD and TXD for now. */
|
|
|
|
const struct uart_gpio_pad_config uart_gpio_pads[] = {
|
2019-03-06 01:53:33 +01:00
|
|
|
#if CONFIG(SOC_INTEL_GLK)
|
2018-05-24 08:51:06 +02:00
|
|
|
{
|
|
|
|
.console_index = 0,
|
|
|
|
.gpios = {
|
|
|
|
PAD_CFG_NF_IOSSTATE_IOSTERM(GPIO_60, NATIVE, DEEP, NF1,
|
|
|
|
HIZCRx1, DISPUPD), /* LPSS_UART0_RXD */
|
|
|
|
PAD_CFG_NF_IOSSTATE_IOSTERM(GPIO_61, NATIVE, DEEP, NF1,
|
|
|
|
HIZCRx1, DISPUPD), /* LPSS_UART0_TXD */
|
|
|
|
|
|
|
|
},
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.console_index = 2,
|
|
|
|
.gpios = {
|
|
|
|
PAD_CFG_NF_IOSSTATE_IOSTERM(GPIO_64, NATIVE, DEEP, NF1,
|
|
|
|
HIZCRx1, DISPUPD), /* LPSS_UART2_RXD */
|
|
|
|
PAD_CFG_NF_IOSSTATE_IOSTERM(GPIO_65, NATIVE, DEEP, NF1,
|
|
|
|
HIZCRx1, DISPUPD), /* LPSS_UART2_TXD */
|
|
|
|
},
|
|
|
|
},
|
2017-12-04 12:38:06 +01:00
|
|
|
#else
|
2019-03-13 05:06:06 +01:00
|
|
|
{
|
|
|
|
.console_index = 0,
|
|
|
|
.gpios = {
|
|
|
|
PAD_CFG_NF(GPIO_38, NATIVE, DEEP, NF1), /* UART0 RX */
|
|
|
|
PAD_CFG_NF(GPIO_39, NATIVE, DEEP, NF1), /* UART0 TX */
|
|
|
|
},
|
|
|
|
},
|
2018-05-24 08:51:06 +02:00
|
|
|
{
|
|
|
|
.console_index = 1,
|
|
|
|
.gpios = {
|
|
|
|
PAD_CFG_NF(GPIO_42, NATIVE, DEEP, NF1), /* UART1 RX */
|
|
|
|
PAD_CFG_NF(GPIO_43, NATIVE, DEEP, NF1), /* UART1 TX */
|
|
|
|
},
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.console_index = 2,
|
|
|
|
.gpios = {
|
|
|
|
PAD_CFG_NF(GPIO_46, NATIVE, DEEP, NF1), /* UART2 RX */
|
|
|
|
PAD_CFG_NF(GPIO_47, NATIVE, DEEP, NF1), /* UART2 TX */
|
|
|
|
},
|
|
|
|
},
|
2017-12-04 12:38:06 +01:00
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
2018-05-24 08:51:06 +02:00
|
|
|
const int uart_max_index = ARRAY_SIZE(uart_gpio_pads);
|
2017-12-04 12:38:06 +01:00
|
|
|
|
2018-05-24 08:51:06 +02:00
|
|
|
struct device *soc_uart_console_to_device(int uart_console)
|
2017-12-04 12:38:06 +01:00
|
|
|
{
|
2018-05-24 08:51:06 +02:00
|
|
|
/*
|
|
|
|
* if index is valid, this function will return corresponding structure
|
|
|
|
* for uart console else will return NULL.
|
|
|
|
*/
|
|
|
|
switch (uart_console) {
|
|
|
|
case 0:
|
|
|
|
return (struct device *)PCH_DEV_UART0;
|
|
|
|
case 1:
|
|
|
|
return (struct device *)PCH_DEV_UART1;
|
|
|
|
case 2:
|
|
|
|
return (struct device *)PCH_DEV_UART2;
|
|
|
|
case 3:
|
|
|
|
return (struct device *)PCH_DEV_UART3;
|
|
|
|
default:
|
|
|
|
printk(BIOS_ERR, "Invalid UART console index\n");
|
|
|
|
return NULL;
|
2016-03-09 01:12:06 +01:00
|
|
|
}
|
|
|
|
}
|