2018-07-11 08:37:51 +02:00
|
|
|
FLASH@0xfe000000 0x2000000 {
|
|
|
|
SI_ALL@0x0 0x3F0000 {
|
|
|
|
SI_DESC@0x0 0x1000
|
|
|
|
SI_ME@0x1000 0x36F000
|
|
|
|
}
|
|
|
|
SI_BIOS@0x1400000 0xC00000 {
|
|
|
|
RW_SECTION_A@0x0 0x2d0000 {
|
|
|
|
VBLOCK_A@0x0 0x10000
|
|
|
|
FW_MAIN_A(CBFS)@0x10000 0x2bffc0
|
|
|
|
RW_FWID_A@0x2cffc0 0x40
|
|
|
|
}
|
|
|
|
RW_SECTION_B@0x2d0000 0x2d0000 {
|
|
|
|
VBLOCK_B@0x0 0x10000
|
|
|
|
FW_MAIN_B(CBFS)@0x10000 0x2bffc0
|
|
|
|
RW_FWID_B@0x2cffc0 0x40
|
|
|
|
}
|
|
|
|
RW_MISC@0x5a0000 0x30000 {
|
|
|
|
UNIFIED_MRC_CACHE@0x0 0x20000 {
|
|
|
|
RECOVERY_MRC_CACHE@0x0 0x10000
|
|
|
|
RW_MRC_CACHE@0x10000 0x10000
|
|
|
|
}
|
|
|
|
RW_ELOG@0x20000 0x4000
|
|
|
|
RW_SHARED@0x24000 0x4000 {
|
|
|
|
SHARED_DATA@0x0 0x2000
|
|
|
|
VBLOCK_DEV@0x2000 0x2000
|
|
|
|
}
|
|
|
|
RW_VPD@0x28000 0x2000
|
|
|
|
RW_NVRAM@0x2a000 0x6000
|
|
|
|
}
|
2018-12-31 11:44:46 +01:00
|
|
|
RW_LEGACY(CBFS)@0x5d0000 0x230000
|
|
|
|
# Make WP_RO region align with SPI vendor
|
|
|
|
# memory protected range specification.
|
|
|
|
WP_RO@0x800000 0x400000 {
|
2018-07-11 08:37:51 +02:00
|
|
|
RO_VPD@0x0 0x4000
|
2018-12-31 11:44:46 +01:00
|
|
|
RO_SECTION@0x4000 0x3fc000 {
|
2018-07-11 08:37:51 +02:00
|
|
|
FMAP@0x0 0x800
|
|
|
|
RO_FRID@0x800 0x40
|
|
|
|
RO_FRID_PAD@0x840 0x7c0
|
|
|
|
GBB@0x1000 0xef000
|
2018-12-31 11:44:46 +01:00
|
|
|
COREBOOT(CBFS)@0xf0000 0x30c000
|
2018-07-11 08:37:51 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|