2009-04-22 22:34:05 +02:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2001 Eric W.Biederman<ebiderman@lnxi.com>
|
|
|
|
*
|
|
|
|
* Copyright (C) 2006 AMD
|
|
|
|
* Written by Yinghai Lu <yinghailu@gmail.com> for AMD.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2007 University of Mannheim
|
|
|
|
* Written by Philipp Degler <pdegler@rumms.uni-mannheim.e> for Uni of Mannheim
|
|
|
|
*
|
|
|
|
* Copyright (C) 2009 University of Heidelberg
|
|
|
|
* Written by Mondrian Nuessle <nuessle@uni-hd.de> for Uni of Heidelberg
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <console/console.h>
|
|
|
|
#include <arch/smp/mpspec.h>
|
|
|
|
#include <arch/io.h>
|
|
|
|
#include <device/pci.h>
|
|
|
|
#include <string.h>
|
|
|
|
#include <stdint.h>
|
|
|
|
#if CONFIG_LOGICAL_CPUS==1
|
|
|
|
#include <cpu/amd/dualcore.h>
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#include <cpu/amd/amdk8_sysconf.h>
|
|
|
|
|
|
|
|
#include "mb_sysconf.h"
|
|
|
|
|
|
|
|
extern void get_bus_conf(void);
|
|
|
|
|
|
|
|
void *smp_write_config_table(void *v)
|
|
|
|
{
|
|
|
|
static const char sig[4] = "PCMP";
|
|
|
|
static const char oem[8] = "HP ";
|
|
|
|
static const char productid[12] = "TREX ";
|
|
|
|
struct mp_config_table *mc;
|
|
|
|
|
|
|
|
unsigned char bus_num;
|
|
|
|
int i;
|
|
|
|
struct mb_sysconf_t *m;
|
|
|
|
|
|
|
|
mc = (void *)(((char *)v) + SMP_FLOATING_TABLE_LEN);
|
|
|
|
memset(mc, 0, sizeof(*mc));
|
|
|
|
|
|
|
|
memcpy(mc->mpc_signature, sig, sizeof(sig));
|
|
|
|
mc->mpc_length = sizeof(*mc); /* initially just the header */
|
|
|
|
mc->mpc_spec = 0x04;
|
|
|
|
mc->mpc_checksum = 0; /* not yet computed */
|
|
|
|
memcpy(mc->mpc_oem, oem, sizeof(oem));
|
|
|
|
memcpy(mc->mpc_productid, productid, sizeof(productid));
|
|
|
|
mc->mpc_oemptr = 0;
|
|
|
|
mc->mpc_oemsize = 0;
|
|
|
|
mc->mpc_entry_count = 0; /* No entries yet... */
|
|
|
|
mc->mpc_lapic = LAPIC_ADDR;
|
|
|
|
mc->mpe_length = 0;
|
|
|
|
mc->mpe_checksum = 0;
|
|
|
|
mc->reserved = 0;
|
|
|
|
|
|
|
|
smp_write_processors(mc);
|
|
|
|
|
|
|
|
get_bus_conf();
|
|
|
|
m = sysconf.mb;
|
|
|
|
|
|
|
|
/*Bus: Bus ID Type*/
|
|
|
|
/* define bus and isa numbers */
|
|
|
|
/* for(bus_num = 0; bus_num < m->bus_isa; bus_num++) {
|
|
|
|
smp_write_bus(mc, bus_num, "PCI ");
|
2010-03-22 12:42:32 +01:00
|
|
|
printk(BIOS_DEBUG, "writing bus %d as PCI...\n",bus_num);
|
2009-04-22 22:34:05 +02:00
|
|
|
}
|
|
|
|
*/
|
|
|
|
smp_write_bus(mc, 0, "PCI ");
|
|
|
|
smp_write_bus(mc, 1, "PCI ");
|
|
|
|
smp_write_bus(mc, 7, "PCI ");
|
|
|
|
smp_write_bus(mc, 8, "PCI ");
|
|
|
|
|
|
|
|
smp_write_bus(mc,m->bus_isa, "ISA ");
|
2010-03-22 12:42:32 +01:00
|
|
|
printk(BIOS_DEBUG, "writing %d as ISA...\n",m->bus_isa);
|
2009-04-22 22:34:05 +02:00
|
|
|
|
|
|
|
/*I/O APICs: APIC ID Version State Address*/
|
|
|
|
{
|
|
|
|
device_t dev = 0;
|
|
|
|
int i;
|
|
|
|
struct resource *res;
|
|
|
|
for(i=0; i<3; i++) {
|
|
|
|
dev = dev_find_device(0x1166, 0x0235, dev);
|
|
|
|
if (dev) {
|
|
|
|
res = find_resource(dev, PCI_BASE_ADDRESS_0);
|
|
|
|
if (res) {
|
2010-03-22 12:42:32 +01:00
|
|
|
printk(BIOS_DEBUG, "APIC %d base address: %x\n",m->apicid_bcm5785[i], res->base);
|
2009-04-22 22:34:05 +02:00
|
|
|
smp_write_ioapic(mc, m->apicid_bcm5785[i], 0x11, res->base);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
/* IRQ routing as factory BIOS */
|
|
|
|
outb(0x01, 0xc00); outb(0x0A, 0xc01);
|
|
|
|
outb(0x17, 0xc00); outb(0x05, 0xc01);
|
|
|
|
/* outb(0x2E, 0xc00); outb(0x0B, 0xc01); */
|
|
|
|
/* outb(0x07, 0xc00); outb(0x07, 0xc01); */
|
|
|
|
outb(0x07, 0xc00); outb(0x0b, 0xc01);
|
|
|
|
|
|
|
|
outb(0x24, 0xc00); outb(0x05, 0xc01);
|
|
|
|
//outb(0x00, 0xc00); outb(0x09, 0xc01);
|
|
|
|
outb(0x02, 0xc00); outb(0x0E, 0xc01);
|
|
|
|
|
|
|
|
// 8259 registers...
|
|
|
|
outb(0xa0, 0x4d0);
|
|
|
|
outb(0x0e, 0x4d1);
|
|
|
|
|
|
|
|
{
|
|
|
|
device_t dev;
|
|
|
|
dev = dev_find_device(0x1166, 0x0205, 0);
|
|
|
|
if(dev) {
|
|
|
|
uint32_t dword;
|
|
|
|
dword = pci_read_config32(dev, 0x64);
|
|
|
|
dword |= (1<<30); // GEVENT14-21 used as PCI IRQ0-7
|
|
|
|
pci_write_config32(dev, 0x64, dword);
|
|
|
|
}
|
|
|
|
// set GEVENT pins to NO OP
|
|
|
|
outb(0x33, 0xcd6); outb(0x00, 0xcd7);
|
|
|
|
outb(0x34, 0xcd6); outb(0x00, 0xcd7);
|
|
|
|
outb(0x35, 0xcd6); outb(0x00, 0xcd7);
|
|
|
|
}
|
|
|
|
|
|
|
|
// hide XIOAPIC PCI configuration space
|
|
|
|
{
|
|
|
|
device_t dev;
|
|
|
|
dev = dev_find_device(0x1166, 0x205, 0);
|
|
|
|
if (dev) {
|
|
|
|
uint32_t dword;
|
|
|
|
dword = pci_read_config32(dev, 0x64);
|
|
|
|
dword |= (1<<26);
|
|
|
|
pci_write_config32(dev, 0x64, dword);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*I/O Ints: Type Polarity Trigger Bus ID IRQ APIC ID PIN# */
|
|
|
|
smp_write_intsrc(mc, mp_ExtINT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0x0, m->apicid_bcm5785[0], 0x0);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0x1, m->apicid_bcm5785[0], 0x1);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0x0, m->apicid_bcm5785[0], 0x2);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0x3, m->apicid_bcm5785[0], 0x3);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0x4, m->apicid_bcm5785[0], 0x4);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0x5, m->apicid_bcm5785[0], 0x5);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0x6, m->apicid_bcm5785[0], 0x6);
|
|
|
|
//SATA
|
2010-03-22 12:42:32 +01:00
|
|
|
/* printk(BIOS_DEBUG, "MPTABLE_SATA: bus_id:%d irq:%d apic_id:%d pin:%d\n",m->bus_bcm5785_1, (0x0e<<2)|0, m->apicid_bcm5785[0], 0x7); */
|
2009-04-22 22:34:05 +02:00
|
|
|
/* smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, m->bus_bcm5785_1, (0x0e<<2)|0, m->apicid_bcm5785[0], 0x7); */
|
2010-03-22 12:42:32 +01:00
|
|
|
printk(BIOS_DEBUG, "MPTABLE_SATA: bus_id:%d irq:%d apic_id:%d pin:%d\n",m->bus_bcm5785_1, (0x0e<<2)|0, m->apicid_bcm5785[0], 0xb);
|
2009-04-22 22:34:05 +02:00
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, m->bus_bcm5785_1, (0x0e<<2)|0, m->apicid_bcm5785[0], 0xb);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0x8, m->apicid_bcm5785[0], 0x8);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0x9, m->apicid_bcm5785[0], 0x9);
|
|
|
|
//USB
|
2010-03-22 12:42:32 +01:00
|
|
|
printk(BIOS_DEBUG, "sysconf.sbdn: %d on bus: %x \n",sysconf.sbdn, m->bus_bcm5785_0);
|
2009-04-22 22:34:05 +02:00
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, m->bus_bcm5785_0, (0x03<<2)|0, m->apicid_bcm5785[0], 0xa);
|
|
|
|
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0xb, m->apicid_bcm5785[0], 0xb);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0xc, m->apicid_bcm5785[0], 0xc);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0xd, m->apicid_bcm5785[0], 0xd);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0xe, m->apicid_bcm5785[0], 0xe);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0xf, m->apicid_bcm5785[0], 0xf);
|
|
|
|
|
|
|
|
//VGA
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, m->bus_bcm5785_0, (0x4<<2)|0, m->apicid_bcm5785[1], 0x7);
|
|
|
|
|
|
|
|
//PCIE
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, m->bus_bcm5785_0, (0x6<<2)|0, m->apicid_bcm5785[2], 0xe);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, m->bus_bcm5785_0, (0x7<<2)|0, m->apicid_bcm5785[2], 0xe);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, m->bus_bcm5785_0, (0x8<<2)|0, m->apicid_bcm5785[2], 0xe);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, m->bus_bcm5785_0, (0x9<<2)|0, m->apicid_bcm5785[2], 0xe);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW, m->bus_bcm5785_0, (0xa<<2)|0, m->apicid_bcm5785[2], 0xe);
|
|
|
|
|
|
|
|
//IDE
|
|
|
|
// outb(0x02, 0xc00); outb(0x0e, 0xc01);
|
2010-03-22 12:42:32 +01:00
|
|
|
// printk(BIOS_DEBUG, "MPTABLE_IDE: bus_id:%d irq:%d apic_id:%d pin:%d\n",m->bus_bcm5785_0, ((1+sysconf.sbdn)<<2)|1, m->apicid_bcm5785[0], 0xe);
|
2009-04-22 22:34:05 +02:00
|
|
|
// smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_bcm5785_0, (0x02<<2)|1, m->apicid_bcm5785[0], 0xe);
|
|
|
|
|
|
|
|
//onboard Broadcom GbE
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW,8, (4<<2)|0, m->apicid_bcm5785[2], 0x4);
|
|
|
|
smp_write_intsrc(mc, mp_INT, MP_IRQ_TRIGGER_LEVEL|MP_IRQ_POLARITY_LOW,8, (4<<2)|1, m->apicid_bcm5785[2], 0x4);
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
/* enable int */
|
|
|
|
/* why here? must get the BAR and PCI command bit 1 set before enable it ....*/
|
|
|
|
{
|
|
|
|
device_t dev;
|
|
|
|
dev = dev_find_device(0x1166, 0x0205, 0);
|
|
|
|
if(dev) {
|
|
|
|
uint32_t dword;
|
|
|
|
dword = pci_read_config32(dev, 0x6c);
|
|
|
|
dword |= (1<<4); // enable interrupts
|
2010-03-22 12:42:32 +01:00
|
|
|
printk(BIOS_DEBUG, "6ch: %x\n",dword);
|
2009-04-22 22:34:05 +02:00
|
|
|
pci_write_config32(dev, 0x6c, dword);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*Local Ints: Type Polarity Trigger Bus ID IRQ APIC ID PIN#*/
|
2010-03-22 12:42:32 +01:00
|
|
|
printk(BIOS_DEBUG, "m->bus_isa is: %x\n",m->bus_isa);
|
2009-04-22 22:34:05 +02:00
|
|
|
smp_write_intsrc(mc, mp_ExtINT, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa, 0x0, MP_APIC_ALL, 0x0);
|
|
|
|
smp_write_intsrc(mc, mp_NMI, MP_IRQ_TRIGGER_EDGE|MP_IRQ_POLARITY_HIGH, m->bus_isa , 0x0, MP_APIC_ALL, 0x1);
|
|
|
|
|
|
|
|
//extended table entries
|
|
|
|
smp_write_address_space(mc,0 , ADDRESS_TYPE_IO, 0x0, 0x0, 0x0, 0x0001);
|
|
|
|
smp_write_address_space(mc,0 , ADDRESS_TYPE_MEM, 0x0, 0x7f80, 0x0, 0x5e80);
|
|
|
|
smp_write_address_space(mc,0 , ADDRESS_TYPE_PREFETCH, 0x0, 0xde00, 0x0, 0x0100);
|
|
|
|
smp_write_address_space(mc,0 , ADDRESS_TYPE_MEM, 0x0, 0xdf00, 0x0, 0x1fe0);
|
|
|
|
smp_write_address_space(mc,0 , ADDRESS_TYPE_MEM, 0x1000, 0xfee0, 0xf000, 0x011f);
|
|
|
|
smp_write_address_space(mc,0 , ADDRESS_TYPE_MEM, 0x0, 0x000a, 0x0, 0x0006);
|
|
|
|
smp_write_bus_hierarchy(mc, 9, 0x01, 0);
|
|
|
|
smp_write_compatibility_address_space(mc, 0, ADDRESS_RANGE_ADD, 0);
|
|
|
|
smp_write_compatibility_address_space(mc, 0, ADDRESS_RANGE_ADD, 1);
|
|
|
|
|
|
|
|
|
|
|
|
/* Compute the checksums */
|
|
|
|
mc->mpe_checksum = smp_compute_checksum(smp_next_mpc_entry(mc), mc->mpe_length);
|
|
|
|
mc->mpc_checksum = smp_compute_checksum(mc, mc->mpc_length);
|
2010-03-22 12:42:32 +01:00
|
|
|
printk(BIOS_DEBUG, "Wrote the mp table end at: %p - %p\n",
|
2009-04-22 22:34:05 +02:00
|
|
|
mc, smp_next_mpe_entry(mc));
|
|
|
|
return smp_next_mpe_entry(mc);
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned long write_smp_table(unsigned long addr)
|
|
|
|
{
|
|
|
|
void *v;
|
|
|
|
v = smp_write_floating_table(addr);
|
|
|
|
return (unsigned long)smp_write_config_table(v);
|
|
|
|
}
|