2016-05-27 12:04:13 +02:00
|
|
|
#*****************************************************************************
|
|
|
|
#
|
|
|
|
# This file is part of the coreboot project.
|
|
|
|
#
|
|
|
|
#
|
|
|
|
# This program is free software; you can redistribute it and/or modify
|
|
|
|
# it under the terms of the GNU General Public License as published by
|
|
|
|
# the Free Software Foundation; version 2 of the License.
|
|
|
|
#
|
|
|
|
# This program is distributed in the hope that it will be useful,
|
|
|
|
# but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
# GNU General Public License for more details.
|
|
|
|
#*****************************************************************************
|
|
|
|
|
|
|
|
entries
|
|
|
|
|
|
|
|
0 384 r 0 reserved_memory
|
|
|
|
384 1 e 4 boot_option
|
|
|
|
388 4 r 0 reboot_bits
|
2017-05-12 21:16:41 +02:00
|
|
|
#392 3 r 0 unused
|
2016-05-27 12:04:13 +02:00
|
|
|
395 1 e 1 hw_scrubber
|
|
|
|
396 1 e 1 interleave_chip_selects
|
|
|
|
397 2 e 8 max_mem_clock
|
|
|
|
399 1 e 2 multi_core
|
|
|
|
400 1 e 1 power_on_after_fail
|
|
|
|
412 4 e 6 debug_level
|
|
|
|
440 4 e 9 slow_cpu
|
|
|
|
444 1 e 1 nmi
|
|
|
|
445 1 e 1 iommu
|
|
|
|
456 1 e 1 ECC_memory
|
|
|
|
728 256 h 0 user_data
|
|
|
|
984 16 h 0 check_sum
|
|
|
|
# Reserve the extended AMD configuration registers
|
|
|
|
1000 24 r 0 amd_reserved
|
|
|
|
|
|
|
|
enumerations
|
|
|
|
|
|
|
|
#ID value text
|
|
|
|
1 0 Disable
|
|
|
|
1 1 Enable
|
|
|
|
2 0 Enable
|
|
|
|
2 1 Disable
|
|
|
|
4 0 Fallback
|
|
|
|
4 1 Normal
|
2018-01-09 16:51:33 +01:00
|
|
|
6 5 Notice
|
|
|
|
6 6 Info
|
|
|
|
6 7 Debug
|
|
|
|
6 8 Spew
|
2016-05-27 12:04:13 +02:00
|
|
|
8 0 400Mhz
|
|
|
|
8 1 333Mhz
|
|
|
|
8 2 266Mhz
|
|
|
|
8 3 200Mhz
|
|
|
|
9 0 off
|
|
|
|
9 1 87.5%
|
|
|
|
9 2 75.0%
|
|
|
|
9 3 62.5%
|
|
|
|
9 4 50.0%
|
|
|
|
9 5 37.5%
|
|
|
|
9 6 25.0%
|
|
|
|
9 7 12.5%
|
|
|
|
|
|
|
|
checksums
|
|
|
|
|
|
|
|
checksum 392 983 984
|