2020-04-05 15:46:38 +02:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2016-05-13 09:47:14 +02:00
|
|
|
|
|
|
|
#include <cpu/x86/smm.h>
|
2019-08-10 16:27:01 +02:00
|
|
|
#include <cpu/intel/em64t100_save_state.h>
|
2017-06-09 02:32:02 +02:00
|
|
|
#include <intelblocks/smihandler.h>
|
2016-05-13 09:47:14 +02:00
|
|
|
#include <soc/gpio.h>
|
|
|
|
#include <soc/iomap.h>
|
|
|
|
#include <soc/pci_devs.h>
|
2017-06-09 02:32:02 +02:00
|
|
|
#include <soc/pm.h>
|
2016-05-13 09:47:14 +02:00
|
|
|
|
2018-06-10 23:36:44 +02:00
|
|
|
int smihandler_soc_disable_busmaster(pci_devfn_t dev)
|
2016-05-13 09:47:14 +02:00
|
|
|
{
|
2017-03-05 08:07:00 +01:00
|
|
|
if (dev == PCH_DEV_PMC)
|
2016-05-13 09:47:14 +02:00
|
|
|
return 0;
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
const struct smm_save_state_ops *get_smm_save_state_ops(void)
|
|
|
|
{
|
|
|
|
return &em64t100_smm_ops;
|
|
|
|
}
|
|
|
|
|
|
|
|
const smi_handler_t southbridge_smi[32] = {
|
2020-02-20 07:23:04 +01:00
|
|
|
[SMI_ON_SLP_EN_STS_BIT] = smihandler_southbridge_sleep,
|
|
|
|
[APM_STS_BIT] = smihandler_southbridge_apmc,
|
|
|
|
[PM1_STS_BIT] = smihandler_southbridge_pm1,
|
|
|
|
[GPIO_STS_BIT] = smihandler_southbridge_gpi,
|
2020-03-11 16:31:59 +01:00
|
|
|
#if CONFIG(SOC_INTEL_COMMON_BLOCK_SMM_TCO_ENABLE)
|
2020-02-20 07:23:04 +01:00
|
|
|
[TCO_STS_BIT] = smihandler_southbridge_tco,
|
2020-03-11 16:31:59 +01:00
|
|
|
#endif
|
2020-02-20 07:23:04 +01:00
|
|
|
[PERIODIC_STS_BIT] = smihandler_southbridge_periodic,
|
2019-03-06 01:53:33 +01:00
|
|
|
#if CONFIG(SOC_ESPI)
|
2017-12-06 20:22:53 +01:00
|
|
|
[ESPI_SMI_STS_BIT] = smihandler_southbridge_espi,
|
|
|
|
#endif
|
2016-05-13 09:47:14 +02:00
|
|
|
};
|