2004-03-11 16:01:31 +01:00
|
|
|
#ifndef DEVICE_HYPERTRANSPORT_DEF_H
|
|
|
|
#define DEVICE_HYPERTRANSPORT_DEF_H
|
|
|
|
|
|
|
|
#define HT_FREQ_200Mhz 0
|
|
|
|
#define HT_FREQ_300Mhz 1
|
|
|
|
#define HT_FREQ_400Mhz 2
|
|
|
|
#define HT_FREQ_500Mhz 3
|
|
|
|
#define HT_FREQ_600Mhz 4
|
|
|
|
#define HT_FREQ_800Mhz 5
|
|
|
|
#define HT_FREQ_1000Mhz 6
|
|
|
|
#define HT_FREQ_1200Mhz 7
|
|
|
|
#define HT_FREQ_1400Mhz 8
|
|
|
|
#define HT_FREQ_1600Mhz 9
|
2010-04-27 08:56:47 +02:00
|
|
|
#define HT_FREQ_1800Mhz 10
|
2006-10-04 22:46:15 +02:00
|
|
|
#define HT_FREQ_2000Mhz 11
|
|
|
|
#define HT_FREQ_2200Mhz 12
|
|
|
|
#define HT_FREQ_2400Mhz 13
|
|
|
|
#define HT_FREQ_2600Mhz 14
|
2004-03-11 16:01:31 +01:00
|
|
|
#define HT_FREQ_VENDOR 15 /* AMD defines this to be 100Mhz */
|
|
|
|
|
2015-02-04 12:09:06 +01:00
|
|
|
|
|
|
|
static inline bool offset_unit_id(bool is_sb_ht_chain)
|
|
|
|
{
|
|
|
|
bool need_offset = (CONFIG_HT_CHAIN_UNITID_BASE != 1) || (CONFIG_HT_CHAIN_END_UNITID_BASE != 0x20);
|
|
|
|
return need_offset && (!CONFIG_SB_HT_CHAIN_UNITID_OFFSET_ONLY || is_sb_ht_chain);
|
|
|
|
}
|
|
|
|
|
2004-03-11 16:01:31 +01:00
|
|
|
#endif /* DEVICE_HYPERTRANSPORT_DEF_H */
|