ACPI: Add usb_charge_mode_from_gnvs()
Early Chromebook generations stored the information about USB port power control for S3/S5 sleepstates in GNVS, although the configuration is static. Reduce code duplication and react to ACPI S4 as if it was ACPI S5 request. Change-Id: I7e6f37a023b0e9317dcf0355dfa70e28d51cdad9 Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/74524 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Matt DeVillier <matt.devillier@gmail.com>
This commit is contained in:
parent
4a9de553c5
commit
027f86e6af
34 changed files with 94 additions and 159 deletions
|
@ -29,6 +29,13 @@ config ACPI_SOC_NVS
|
|||
Set to indicate <soc/nvs.h> exists for the platform with a definition
|
||||
for global_nvs.
|
||||
|
||||
config ACPI_GNVS_USB_CHARGECTL
|
||||
bool
|
||||
depends on ACPI_SOC_NVS
|
||||
help
|
||||
Set to indicate <soc/nvs.h> implements fields s3u0, s3u1, s5u0, s5u1
|
||||
to control USB port power rail for S3/S4/S5 sleep states.
|
||||
|
||||
config ACPI_CUSTOM_MADT
|
||||
bool
|
||||
default n if ACPI_NO_CUSTOM_MADT
|
||||
|
|
|
@ -1,6 +1,7 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
|
||||
#include <acpi/acpi.h>
|
||||
#include <acpi/acpi_gnvs.h>
|
||||
#include <acpi/acpi_pm.h>
|
||||
#include <assert.h>
|
||||
#include <cbmem.h>
|
||||
|
@ -59,3 +60,29 @@ int acpi_fetch_pm_state(const struct chipset_power_state **ps,
|
|||
}
|
||||
return 0;
|
||||
}
|
||||
|
||||
/* Not every <soc/nvs.h> exists and has required fields. */
|
||||
#if CONFIG(ACPI_GNVS_USB_CHARGECTL) && ENV_SMM
|
||||
|
||||
#include <cpu/x86/smm.h>
|
||||
#include <soc/nvs.h>
|
||||
|
||||
void usb_charge_mode_from_gnvs(uint8_t slp_typ, bool *usb0_disable, bool *usb1_disable)
|
||||
{
|
||||
if (!gnvs)
|
||||
return;
|
||||
|
||||
switch (slp_typ) {
|
||||
case ACPI_S3:
|
||||
*usb0_disable = (gnvs->s3u0 == 0);
|
||||
*usb1_disable = (gnvs->s3u1 == 0);
|
||||
break;
|
||||
case ACPI_S4:
|
||||
case ACPI_S5:
|
||||
*usb0_disable = (gnvs->s5u0 == 0);
|
||||
*usb1_disable = (gnvs->s5u1 == 0);
|
||||
break;
|
||||
}
|
||||
}
|
||||
|
||||
#endif /* CONFIG(ACPI_GNVS_USB_CHARGECTL) */
|
||||
|
|
|
@ -1,6 +1,7 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
|
||||
#include <acpi/acpi.h>
|
||||
#include <acpi/acpi_gnvs.h>
|
||||
#include <console/console.h>
|
||||
#include <cpu/x86/smm.h>
|
||||
#include <ec/google/chromeec/ec.h>
|
||||
|
@ -45,6 +46,19 @@ static void clear_pending_events(void)
|
|||
;
|
||||
}
|
||||
|
||||
void chromeec_set_usb_charge_mode(int slp_type)
|
||||
{
|
||||
bool usb0_disable = 0, usb1_disable = 0;
|
||||
|
||||
usb_charge_mode_from_gnvs(slp_type, &usb0_disable, &usb1_disable);
|
||||
|
||||
if (usb0_disable)
|
||||
google_chromeec_set_usb_charge_mode(0, USB_CHARGE_MODE_DISABLED);
|
||||
|
||||
if (usb1_disable)
|
||||
google_chromeec_set_usb_charge_mode(1, USB_CHARGE_MODE_DISABLED);
|
||||
}
|
||||
|
||||
void chromeec_smi_sleep(int slp_type, uint64_t s3_mask, uint64_t s5_mask)
|
||||
{
|
||||
if (!google_chromeec_is_uhepi_supported()) {
|
||||
|
|
|
@ -8,6 +8,8 @@
|
|||
/* Process all events from the EC when EC triggered an SMI#. */
|
||||
void chromeec_smi_process_events(void);
|
||||
|
||||
void chromeec_set_usb_charge_mode(int slp_type);
|
||||
|
||||
/*
|
||||
* Set wake masks according to sleep type, clear SCI and SMI masks,
|
||||
* and clear any pending events.
|
||||
|
|
|
@ -18,6 +18,9 @@ static inline void *acpi_get_gnvs(void) { return NULL; }
|
|||
static inline int acpi_reset_gnvs_for_wake(struct global_nvs **gnvs) { return -1; }
|
||||
#endif
|
||||
|
||||
/* Return GNVS fields for USB0/1 disablement for S3/S4/S5 sleep states. */
|
||||
void usb_charge_mode_from_gnvs(uint8_t slp_typ, bool *usb0_disable, bool *usb1_disable);
|
||||
|
||||
/*
|
||||
* These functions populate the gnvs structure in acpi table.
|
||||
* Defined as weak in common acpi as gnvs structure definition is
|
||||
|
|
|
@ -1,5 +1,6 @@
|
|||
config BOARD_GOOGLE_BASEBOARD_AURON
|
||||
def_bool n
|
||||
select ACPI_GNVS_USB_CHARGECTL
|
||||
select BOARD_ROMSIZE_KB_8192
|
||||
select BROADWELL_LPDDR3 if BOARD_GOOGLE_SAMUS
|
||||
select EC_GOOGLE_CHROMEEC
|
||||
|
|
|
@ -10,9 +10,7 @@ void mainboard_fill_gnvs(struct global_nvs *gnvs)
|
|||
{
|
||||
/* Enable USB ports in S3 */
|
||||
gnvs->s3u0 = 1;
|
||||
|
||||
/* Disable USB ports in S5 */
|
||||
gnvs->s5u0 = 0;
|
||||
gnvs->s3u1 = gnvs->s3u0;
|
||||
|
||||
gnvs->tmps = CTL_TDP_SENSOR_ID;
|
||||
gnvs->tcrt = CRITICAL_TEMPERATURE;
|
||||
|
|
|
@ -8,7 +8,6 @@
|
|||
#include <ec/google/chromeec/smm.h>
|
||||
#include <southbridge/intel/lynxpoint/lp_gpio.h>
|
||||
#include <soc/iomap.h>
|
||||
#include <soc/nvs.h>
|
||||
#include "ec.h"
|
||||
#include <variant/onboard.h>
|
||||
|
||||
|
@ -36,28 +35,17 @@ static void mainboard_disable_gpios(void)
|
|||
void mainboard_smi_sleep(u8 slp_typ)
|
||||
{
|
||||
/* Disable USB charging if required */
|
||||
/* NOTE: Setting of usb0 _may_ also control usb1 here. */
|
||||
chromeec_set_usb_charge_mode(slp_typ);
|
||||
|
||||
switch (slp_typ) {
|
||||
case ACPI_S3:
|
||||
if (gnvs->s3u0 == 0) {
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
0, USB_CHARGE_MODE_DISABLED);
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
1, USB_CHARGE_MODE_DISABLED);
|
||||
}
|
||||
|
||||
mainboard_disable_gpios();
|
||||
|
||||
/* Enable wake events */
|
||||
google_chromeec_set_wake_mask(MAINBOARD_EC_S3_WAKE_EVENTS);
|
||||
break;
|
||||
case ACPI_S5:
|
||||
if (gnvs->s5u0 == 0) {
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
0, USB_CHARGE_MODE_DISABLED);
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
1, USB_CHARGE_MODE_DISABLED);
|
||||
}
|
||||
|
||||
mainboard_disable_gpios();
|
||||
|
||||
/* Enable wake events */
|
||||
|
|
|
@ -2,6 +2,7 @@ if BOARD_GOOGLE_BUTTERFLY
|
|||
|
||||
config BOARD_SPECIFIC_OPTIONS
|
||||
def_bool y
|
||||
select ACPI_GNVS_USB_CHARGECTL
|
||||
select BOARD_ROMSIZE_KB_8192
|
||||
select EC_QUANTA_ENE_KB3940Q
|
||||
select GFX_GMA_PANEL_1_ON_LVDS
|
||||
|
|
|
@ -6,14 +6,6 @@
|
|||
|
||||
void mainboard_fill_gnvs(struct global_nvs *gnvs)
|
||||
{
|
||||
/* Disable USB ports in S3 by default */
|
||||
gnvs->s3u0 = 0;
|
||||
gnvs->s3u1 = 0;
|
||||
|
||||
/* Disable USB ports in S5 by default */
|
||||
gnvs->s5u0 = 0;
|
||||
gnvs->s5u1 = 0;
|
||||
|
||||
// the lid is open by default.
|
||||
gnvs->lids = 1;
|
||||
|
||||
|
|
|
@ -1,8 +1,8 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
|
||||
#include <acpi/acpi_gnvs.h>
|
||||
#include <console/console.h>
|
||||
#include <cpu/x86/smm.h>
|
||||
#include <soc/nvs.h>
|
||||
#include <southbridge/intel/bd82x6x/pch.h>
|
||||
#include <southbridge/intel/bd82x6x/me.h>
|
||||
#include <northbridge/intel/sandybridge/sandybridge.h>
|
||||
|
@ -13,8 +13,11 @@
|
|||
|
||||
void mainboard_smi_sleep(u8 slp_typ)
|
||||
{
|
||||
bool usb0_disable = 0, usb1_disable = 0;
|
||||
|
||||
/* Tell the EC to Enable USB power for S3 if requested */
|
||||
if (gnvs->s3u0 != 0 || gnvs->s3u1 != 0)
|
||||
usb_charge_mode_from_gnvs(3, &usb0_disable, &usb1_disable);
|
||||
if (!usb0_disable || !usb1_disable)
|
||||
ec_mem_write(EC_EC_PSW, ec_mem_read(EC_EC_PSW) | EC_PSW_USB);
|
||||
|
||||
/* Disable wake on USB, LAN & RTC */
|
||||
|
|
|
@ -1,5 +1,6 @@
|
|||
config BOARD_GOOGLE_BASEBOARD_CYAN
|
||||
def_bool n
|
||||
select ACPI_GNVS_USB_CHARGECTL
|
||||
select BOARD_ROMSIZE_KB_8192
|
||||
select EC_GOOGLE_CHROMEEC
|
||||
select EC_GOOGLE_CHROMEEC_ACPI_MEMMAP
|
||||
|
|
|
@ -11,10 +11,6 @@ void mainboard_fill_gnvs(struct global_nvs *gnvs)
|
|||
gnvs->s3u0 = 1;
|
||||
gnvs->s3u1 = 1;
|
||||
|
||||
/* Disable USB ports in S5 */
|
||||
gnvs->s5u0 = 0;
|
||||
gnvs->s5u1 = 0;
|
||||
|
||||
/* Disable PMIC I2C port for ACPI for all boards except cyan */
|
||||
struct device_nvs *dev_nvs = acpi_get_device_nvs();
|
||||
if (!CONFIG(BOARD_GOOGLE_CYAN))
|
||||
|
|
|
@ -7,7 +7,6 @@
|
|||
#include "ec.h"
|
||||
#include <ec/google/chromeec/ec.h>
|
||||
#include <ec/google/chromeec/smm.h>
|
||||
#include <soc/nvs.h>
|
||||
#include <soc/pm.h>
|
||||
#include <soc/gpio.h>
|
||||
|
||||
|
@ -34,28 +33,16 @@ void mainboard_smi_sleep(uint8_t slp_typ)
|
|||
uint32_t mask;
|
||||
|
||||
/* Disable USB charging if required */
|
||||
chromeec_set_usb_charge_mode(slp_typ);
|
||||
|
||||
switch (slp_typ) {
|
||||
case ACPI_S3:
|
||||
if (gnvs->s3u0 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
0, USB_CHARGE_MODE_DISABLED);
|
||||
if (gnvs->s3u1 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
1, USB_CHARGE_MODE_DISABLED);
|
||||
|
||||
/* Enable wake events */
|
||||
google_chromeec_set_wake_mask(MAINBOARD_EC_S3_WAKE_EVENTS);
|
||||
/* Enable wake pin in GPE block. */
|
||||
enable_gpe(WAKE_GPIO_EN);
|
||||
break;
|
||||
case ACPI_S5:
|
||||
if (gnvs->s5u0 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
0, USB_CHARGE_MODE_DISABLED);
|
||||
if (gnvs->s5u1 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
1, USB_CHARGE_MODE_DISABLED);
|
||||
|
||||
/* Enable wake events */
|
||||
google_chromeec_set_wake_mask(MAINBOARD_EC_S5_WAKE_EVENTS);
|
||||
|
||||
|
|
|
@ -2,6 +2,7 @@ if BOARD_GOOGLE_LINK
|
|||
|
||||
config BOARD_SPECIFIC_OPTIONS
|
||||
def_bool y
|
||||
select ACPI_GNVS_USB_CHARGECTL
|
||||
select BOARD_ROMSIZE_KB_8192
|
||||
select EC_GOOGLE_CHROMEEC
|
||||
select EC_GOOGLE_CHROMEEC_LPC
|
||||
|
|
|
@ -6,14 +6,6 @@
|
|||
|
||||
void mainboard_fill_gnvs(struct global_nvs *gnvs)
|
||||
{
|
||||
/* Disable USB ports in S3 by default */
|
||||
gnvs->s3u0 = 0;
|
||||
gnvs->s3u1 = 0;
|
||||
|
||||
/* Disable USB ports in S5 by default */
|
||||
gnvs->s5u0 = 0;
|
||||
gnvs->s5u1 = 0;
|
||||
|
||||
gnvs->tmps = CTDP_SENSOR_ID;
|
||||
|
||||
gnvs->f1of = CTDP_NOMINAL_THRESHOLD_OFF;
|
||||
|
|
|
@ -3,7 +3,6 @@
|
|||
#include <acpi/acpi.h>
|
||||
#include <console/console.h>
|
||||
#include <cpu/x86/smm.h>
|
||||
#include <soc/nvs.h>
|
||||
#include <southbridge/intel/bd82x6x/pch.h>
|
||||
#include <southbridge/intel/bd82x6x/me.h>
|
||||
#include <northbridge/intel/sandybridge/sandybridge.h>
|
||||
|
@ -22,24 +21,7 @@ void mainboard_smi_gpi(u32 gpi_sts)
|
|||
void mainboard_smi_sleep(u8 slp_typ)
|
||||
{
|
||||
/* Disable USB charging if required */
|
||||
switch (slp_typ) {
|
||||
case ACPI_S3:
|
||||
if (gnvs->s3u0 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
0, USB_CHARGE_MODE_DISABLED);
|
||||
if (gnvs->s3u1 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
1, USB_CHARGE_MODE_DISABLED);
|
||||
break;
|
||||
case ACPI_S5:
|
||||
if (gnvs->s5u0 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
0, USB_CHARGE_MODE_DISABLED);
|
||||
if (gnvs->s5u1 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
1, USB_CHARGE_MODE_DISABLED);
|
||||
break;
|
||||
}
|
||||
chromeec_set_usb_charge_mode(slp_typ);
|
||||
|
||||
/* Disable SCI and SMI events */
|
||||
google_chromeec_set_smi_mask(0);
|
||||
|
|
|
@ -2,6 +2,7 @@ if BOARD_GOOGLE_PARROT
|
|||
|
||||
config BOARD_SPECIFIC_OPTIONS
|
||||
def_bool y
|
||||
select ACPI_GNVS_USB_CHARGECTL
|
||||
select BOARD_ROMSIZE_KB_8192
|
||||
select EC_COMPAL_ENE932
|
||||
# This board also feature sandy-bridge CPU's so must have LVDS
|
||||
|
|
|
@ -11,14 +11,6 @@
|
|||
|
||||
void mainboard_fill_gnvs(struct global_nvs *gnvs)
|
||||
{
|
||||
/* Disable USB ports in S3 by default */
|
||||
gnvs->s3u0 = 0;
|
||||
gnvs->s3u1 = 0;
|
||||
|
||||
/* Disable USB ports in S5 by default */
|
||||
gnvs->s5u0 = 0;
|
||||
gnvs->s5u1 = 0;
|
||||
|
||||
/* EC handles all active thermal and fan control on Parrot. */
|
||||
gnvs->tcrt = CRITICAL_TEMPERATURE;
|
||||
gnvs->tpsv = PASSIVE_TEMPERATURE;
|
||||
|
|
|
@ -1,9 +1,9 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
|
||||
#include <acpi/acpi_gnvs.h>
|
||||
#include <console/console.h>
|
||||
#include <cpu/x86/smm.h>
|
||||
#include <halt.h>
|
||||
#include <soc/nvs.h>
|
||||
#include <southbridge/intel/bd82x6x/pch.h>
|
||||
#include <southbridge/intel/bd82x6x/me.h>
|
||||
#include <southbridge/intel/common/pmutil.h>
|
||||
|
@ -48,6 +48,8 @@ void mainboard_smi_gpi(u32 gpi_sts)
|
|||
|
||||
void mainboard_smi_sleep(u8 slp_typ)
|
||||
{
|
||||
bool usb0_disable = 0, usb1_disable = 0;
|
||||
|
||||
/* Disable SCI and SMI events */
|
||||
|
||||
/* Clear pending events that may trigger immediate wake */
|
||||
|
@ -55,7 +57,8 @@ void mainboard_smi_sleep(u8 slp_typ)
|
|||
/* Enable wake events */
|
||||
|
||||
/* Tell the EC to Disable USB power */
|
||||
if (gnvs->s3u0 == 0 && gnvs->s3u1 == 0) {
|
||||
usb_charge_mode_from_gnvs(3, &usb0_disable, &usb1_disable);
|
||||
if (usb0_disable && usb1_disable) {
|
||||
ec_kbc_write_cmd(0x45);
|
||||
ec_kbc_write_ib(0xF2);
|
||||
}
|
||||
|
|
|
@ -1,5 +1,6 @@
|
|||
config BOARD_GOOGLE_BASEBOARD_RAMBI
|
||||
def_bool n
|
||||
select ACPI_GNVS_USB_CHARGECTL
|
||||
select BOARD_ROMSIZE_KB_8192
|
||||
select EC_GOOGLE_CHROMEEC
|
||||
select EC_GOOGLE_CHROMEEC_LPC
|
||||
|
|
|
@ -11,10 +11,6 @@ void mainboard_fill_gnvs(struct global_nvs *gnvs)
|
|||
gnvs->s3u0 = 1;
|
||||
gnvs->s3u1 = 1;
|
||||
|
||||
/* Disable USB ports in S5 */
|
||||
gnvs->s5u0 = 0;
|
||||
gnvs->s5u1 = 0;
|
||||
|
||||
/* TPM Present */
|
||||
gnvs->tpmp = 1;
|
||||
|
||||
|
|
|
@ -8,7 +8,6 @@
|
|||
#include <ec/google/chromeec/smm.h>
|
||||
#include "ec.h"
|
||||
|
||||
#include <soc/nvs.h>
|
||||
#include <soc/pm.h>
|
||||
|
||||
/* The wake gpio is SUS_GPIO[0]. */
|
||||
|
@ -25,28 +24,16 @@ void mainboard_smi_gpi(uint32_t alt_gpio_smi)
|
|||
void mainboard_smi_sleep(uint8_t slp_typ)
|
||||
{
|
||||
/* Disable USB charging if required */
|
||||
chromeec_set_usb_charge_mode(slp_typ);
|
||||
|
||||
switch (slp_typ) {
|
||||
case ACPI_S3:
|
||||
if (gnvs->s3u0 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
0, USB_CHARGE_MODE_DISABLED);
|
||||
if (gnvs->s3u1 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
1, USB_CHARGE_MODE_DISABLED);
|
||||
|
||||
/* Enable wake events */
|
||||
google_chromeec_set_wake_mask(MAINBOARD_EC_S3_WAKE_EVENTS);
|
||||
/* Enable wake pin in GPE block. */
|
||||
enable_gpe(WAKE_GPIO_EN);
|
||||
break;
|
||||
case ACPI_S5:
|
||||
if (gnvs->s5u0 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
0, USB_CHARGE_MODE_DISABLED);
|
||||
if (gnvs->s5u1 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
1, USB_CHARGE_MODE_DISABLED);
|
||||
|
||||
/* Enable wake events */
|
||||
google_chromeec_set_wake_mask(MAINBOARD_EC_S5_WAKE_EVENTS);
|
||||
break;
|
||||
|
|
|
@ -1,5 +1,6 @@
|
|||
config BOARD_GOOGLE_BASEBOARD_SLIPPY
|
||||
def_bool n
|
||||
select ACPI_GNVS_USB_CHARGECTL
|
||||
select BOARD_ROMSIZE_KB_8192
|
||||
select EC_GOOGLE_CHROMEEC
|
||||
select EC_GOOGLE_CHROMEEC_LPC
|
||||
|
|
|
@ -13,10 +13,6 @@ void mainboard_fill_gnvs(struct global_nvs *gnvs)
|
|||
gnvs->s3u0 = 1;
|
||||
gnvs->s3u1 = 1;
|
||||
|
||||
/* Disable USB ports in S5 */
|
||||
gnvs->s5u0 = 0;
|
||||
gnvs->s5u1 = 0;
|
||||
|
||||
/* TPM Present */
|
||||
gnvs->tpmp = 1;
|
||||
|
||||
|
|
|
@ -3,7 +3,6 @@
|
|||
#include <acpi/acpi.h>
|
||||
#include <console/console.h>
|
||||
#include <cpu/x86/smm.h>
|
||||
#include <soc/nvs.h>
|
||||
#include <southbridge/intel/lynxpoint/pch.h>
|
||||
#include <southbridge/intel/common/gpio.h>
|
||||
#include <southbridge/intel/lynxpoint/me.h>
|
||||
|
@ -31,15 +30,10 @@ void mainboard_smi_gpi(u32 gpi_sts)
|
|||
void mainboard_smi_sleep(u8 slp_typ)
|
||||
{
|
||||
/* Disable USB charging if required */
|
||||
chromeec_set_usb_charge_mode(slp_typ);
|
||||
|
||||
switch (slp_typ) {
|
||||
case ACPI_S3:
|
||||
if (gnvs->s3u0 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
0, USB_CHARGE_MODE_DISABLED);
|
||||
if (gnvs->s3u1 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
1, USB_CHARGE_MODE_DISABLED);
|
||||
|
||||
/* Prevent leak from standby rail to WLAN rail in S3. */
|
||||
set_gpio(GPIO_WLAN_DISABLE_L, 0);
|
||||
set_gpio(GPIO_PP3300_CODEC_EN, 0);
|
||||
|
@ -51,13 +45,6 @@ void mainboard_smi_sleep(u8 slp_typ)
|
|||
break;
|
||||
case ACPI_S4:
|
||||
case ACPI_S5:
|
||||
if (gnvs->s5u0 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
0, USB_CHARGE_MODE_DISABLED);
|
||||
if (gnvs->s5u1 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
1, USB_CHARGE_MODE_DISABLED);
|
||||
|
||||
/* Prevent leak from standby rail to WLAN rail in S5. */
|
||||
set_gpio(GPIO_WLAN_DISABLE_L, 0);
|
||||
set_gpio(GPIO_PP3300_CODEC_EN, 0);
|
||||
|
|
|
@ -2,6 +2,7 @@ if BOARD_GOOGLE_STOUT
|
|||
|
||||
config BOARD_SPECIFIC_OPTIONS
|
||||
def_bool y
|
||||
select ACPI_GNVS_USB_CHARGECTL
|
||||
select BOARD_ROMSIZE_KB_8192
|
||||
select EC_QUANTA_IT8518
|
||||
select GFX_GMA_PANEL_1_ON_LVDS
|
||||
|
|
|
@ -9,14 +9,6 @@
|
|||
|
||||
void mainboard_fill_gnvs(struct global_nvs *gnvs)
|
||||
{
|
||||
/* Disable USB ports in S3 by default */
|
||||
gnvs->s3u0 = 0;
|
||||
gnvs->s3u1 = 0;
|
||||
|
||||
/* Disable USB ports in S5 by default */
|
||||
gnvs->s5u0 = 0;
|
||||
gnvs->s5u1 = 0;
|
||||
|
||||
/* EC handles all thermal and fan control on Stout. */
|
||||
gnvs->tcrt = CRITICAL_TEMPERATURE;
|
||||
gnvs->tpsv = PASSIVE_TEMPERATURE;
|
||||
|
|
|
@ -1,5 +1,6 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
|
||||
#include <acpi/acpi_gnvs.h>
|
||||
#include <device/pci_ops.h>
|
||||
#include <console/console.h>
|
||||
#include <cpu/x86/smm.h>
|
||||
|
@ -38,6 +39,8 @@ void mainboard_smi_gpi(u32 gpi_sts)
|
|||
|
||||
void mainboard_smi_sleep(u8 slp_typ)
|
||||
{
|
||||
bool usb0_disable = 0, usb1_disable = 0;
|
||||
|
||||
/*
|
||||
* Tell the EC to Enable USB power for S3 if requested.
|
||||
* Bit0 of 0x0D/Bit0 of 0x26
|
||||
|
@ -47,7 +50,9 @@ void mainboard_smi_sleep(u8 slp_typ)
|
|||
* charge smart phone.
|
||||
* 1/1 USB on, yellow port in AUTO mode and didn't support wake up system.
|
||||
*/
|
||||
if (gnvs->s3u0 != 0 || gnvs->s3u1 != 0) {
|
||||
usb_charge_mode_from_gnvs(3, &usb0_disable, &usb1_disable);
|
||||
|
||||
if (!usb0_disable || !usb1_disable) {
|
||||
ec_write(EC_PERIPH_CNTL_3, ec_read(EC_PERIPH_CNTL_3) | 0x00);
|
||||
ec_write(EC_USB_S3_EN, ec_read(EC_USB_S3_EN) | 0x01);
|
||||
printk(BIOS_DEBUG, "USB wake from S3 enabled.\n");
|
||||
|
|
|
@ -2,6 +2,7 @@ if BOARD_INTEL_STRAGO
|
|||
|
||||
config BOARD_SPECIFIC_OPTIONS
|
||||
def_bool y
|
||||
select ACPI_GNVS_USB_CHARGECTL
|
||||
select BOARD_ROMSIZE_KB_8192
|
||||
select EC_GOOGLE_CHROMEEC
|
||||
select EC_GOOGLE_CHROMEEC_BOARDID
|
||||
|
|
|
@ -11,10 +11,6 @@ void mainboard_fill_gnvs(struct global_nvs *gnvs)
|
|||
gnvs->s3u0 = 1;
|
||||
gnvs->s3u1 = 1;
|
||||
|
||||
/* Disable USB ports in S5 */
|
||||
gnvs->s5u0 = 0;
|
||||
gnvs->s5u1 = 0;
|
||||
|
||||
/* PMIC is configured in I2C1, hidden it from OS */
|
||||
struct device_nvs *dev_nvs = acpi_get_device_nvs();
|
||||
dev_nvs->lpss_en[LPSS_NVS_I2C2] = 0;
|
||||
|
|
|
@ -8,7 +8,6 @@
|
|||
#include <ec/google/chromeec/ec.h>
|
||||
#include <ec/google/chromeec/smm.h>
|
||||
|
||||
#include <soc/nvs.h>
|
||||
#include <soc/pm.h>
|
||||
#include <soc/gpio.h>
|
||||
|
||||
|
@ -30,28 +29,16 @@ void mainboard_smi_gpi(uint32_t alt_gpio_smi)
|
|||
void mainboard_smi_sleep(uint8_t slp_typ)
|
||||
{
|
||||
/* Disable USB charging if required */
|
||||
chromeec_set_usb_charge_mode(slp_typ);
|
||||
|
||||
switch (slp_typ) {
|
||||
case ACPI_S3:
|
||||
if (gnvs->s3u0 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
0, USB_CHARGE_MODE_DISABLED);
|
||||
if (gnvs->s3u1 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
1, USB_CHARGE_MODE_DISABLED);
|
||||
|
||||
/* Enable wake events */
|
||||
google_chromeec_set_wake_mask(MAINBOARD_EC_S3_WAKE_EVENTS);
|
||||
/* Enable wake pin in GPE block. */
|
||||
enable_gpe(WAKE_GPIO_EN);
|
||||
break;
|
||||
case ACPI_S5:
|
||||
if (gnvs->s5u0 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
0, USB_CHARGE_MODE_DISABLED);
|
||||
if (gnvs->s5u1 == 0)
|
||||
google_chromeec_set_usb_charge_mode(
|
||||
1, USB_CHARGE_MODE_DISABLED);
|
||||
|
||||
/* Enable wake events */
|
||||
google_chromeec_set_wake_mask(MAINBOARD_EC_S5_WAKE_EVENTS);
|
||||
break;
|
||||
|
|
|
@ -14,14 +14,6 @@ void mainboard_fill_gnvs(struct global_nvs *gnvs)
|
|||
*/
|
||||
gnvs->s33g = 0;
|
||||
|
||||
/* Disable USB ports in S3 by default */
|
||||
gnvs->s3u0 = 0;
|
||||
gnvs->s3u1 = 0;
|
||||
|
||||
/* Disable USB ports in S5 by default */
|
||||
gnvs->s5u0 = 0;
|
||||
gnvs->s5u1 = 0;
|
||||
|
||||
gnvs->f4of = FAN4_THRESHOLD_OFF;
|
||||
gnvs->f4on = FAN4_THRESHOLD_ON;
|
||||
|
||||
|
|
|
@ -30,7 +30,9 @@ struct __packed global_nvs {
|
|||
u8 s33g; /* 0x15 - Enable 3G in S3 */
|
||||
u8 lids; /* 0x16 - LID State */
|
||||
u8 unused_was_pwrs; /* 0x17 - AC Power State */
|
||||
u32 obsolete_cmem; /* 0x18 - 0x1b - CBMEM TOC */
|
||||
u8 s5u1; /* 0x18 - compatibility only */
|
||||
u8 s3u1; /* 0x19 - compatibility only */
|
||||
u16 unused_incomplete_cmem; /* 0x1a - 0x1b - CBMEM TOC */
|
||||
u32 unused_was_cbmc; /* 0x1c - 0x1f - coreboot Memory Console */
|
||||
u64 pm1i; /* 0x20 - 0x27 - PM1 wake status bit */
|
||||
u64 gpei; /* 0x28 - 0x2f - GPE wake status bit */
|
||||
|
|
Loading…
Reference in a new issue