intel/fsp: Add and use new post codes for FSP phase indication
New post codes are POST_FSP_MEMORY_EXIT POST_FSP_SILICON_EXIT This patch will make it more consistent to debug FSP hang and reset issues. Bug=none Branch=none TEST=Build and Boot on eve Change-Id: I93004a09c2a3a97ac9458a0f686ab42415af19fb Signed-off-by: Subrata Banik <subrata.banik@intel.com> Reviewed-on: https://review.coreboot.org/20541 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Aaron Durbin <adurbin@chromium.org> Reviewed-by: Furquan Shaikh <furquan@google.com>
This commit is contained in:
parent
0beac81f64
commit
0755ab98a5
|
@ -361,7 +361,7 @@ static void do_fsp_memory_init(struct fsp_header *hdr, bool s3wake,
|
|||
post_code(POST_FSP_MEMORY_INIT);
|
||||
timestamp_add_now(TS_FSP_MEMORY_INIT_START);
|
||||
status = fsp_raminit(&fspm_upd, fsp_get_hob_list_ptr());
|
||||
post_code(POST_FSP_MEMORY_INIT);
|
||||
post_code(POST_FSP_MEMORY_EXIT);
|
||||
timestamp_add_now(TS_FSP_MEMORY_INIT_END);
|
||||
|
||||
fsp_debug_after_memory_init(status);
|
||||
|
|
|
@ -49,7 +49,7 @@ static void do_silicon_init(struct fsp_header *hdr)
|
|||
post_code(POST_FSP_SILICON_INIT);
|
||||
status = silicon_init(&upd);
|
||||
timestamp_add_now(TS_FSP_SILICON_INIT_END);
|
||||
post_code(POST_FSP_SILICON_INIT);
|
||||
post_code(POST_FSP_SILICON_EXIT);
|
||||
|
||||
fsp_debug_after_silicon_init(status);
|
||||
|
||||
|
|
|
@ -272,6 +272,20 @@
|
|||
*/
|
||||
#define POST_OS_ENTER_WAKE 0x97
|
||||
|
||||
/**
|
||||
* \brief After calling FSP MemoryInit
|
||||
*
|
||||
* FSP binary returned from MemoryInit phase
|
||||
*/
|
||||
#define POST_FSP_MEMORY_EXIT 0x98
|
||||
|
||||
/**
|
||||
* \brief After calling FSP SiliconInit
|
||||
*
|
||||
* FSP binary returned from SiliconInit phase
|
||||
*/
|
||||
#define POST_FSP_SILICON_EXIT 0x99
|
||||
|
||||
/**
|
||||
* \brief Entry into elf boot
|
||||
*
|
||||
|
|
Loading…
Reference in New Issue