Fix AMD Pistachio implicit declarations in the same way as with AMD
DBM690T. Remove trailing whitespace. Signed-off-by: Zheng Bao <Zheng.bao@amd.com> Acked-by: Carl-Daniel Hailfinger <c-d.hailfinger.devel.2006@gmx.net> git-svn-id: svn://svn.coreboot.org/coreboot/trunk@3844 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1
This commit is contained in:
parent
a2f722abd4
commit
098d590d42
|
@ -25,8 +25,9 @@
|
||||||
#include <console/console.h>
|
#include <console/console.h>
|
||||||
#include <arch/acpi.h>
|
#include <arch/acpi.h>
|
||||||
#include <arch/io.h>
|
#include <arch/io.h>
|
||||||
|
#include <device/device.h>
|
||||||
|
#include <../southbridge/amd/sb600/sb600.h>
|
||||||
|
|
||||||
extern void pm_iowrite(u8 reg, u8 value);
|
|
||||||
/*extern*/ u16 pm_base = 0x800;
|
/*extern*/ u16 pm_base = 0x800;
|
||||||
/* pm_base should be set in sb acpi */
|
/* pm_base should be set in sb acpi */
|
||||||
/* pm_base should be got from bar2 of rs690. Here I compact ACPI
|
/* pm_base should be got from bar2 of rs690. Here I compact ACPI
|
||||||
|
|
|
@ -25,15 +25,12 @@
|
||||||
#include <cpu/x86/msr.h>
|
#include <cpu/x86/msr.h>
|
||||||
#include <cpu/amd/mtrr.h>
|
#include <cpu/amd/mtrr.h>
|
||||||
#include <device/pci_def.h>
|
#include <device/pci_def.h>
|
||||||
|
#include <../southbridge/amd/sb600/sb600.h>
|
||||||
#include "chip.h"
|
#include "chip.h"
|
||||||
|
|
||||||
#define ADT7475_ADDRESS 0x2E
|
#define ADT7475_ADDRESS 0x2E
|
||||||
#define SMBUS_IO_BASE 0x1000
|
#define SMBUS_IO_BASE 0x1000
|
||||||
|
|
||||||
extern u8 pm_ioread(u8 reg);
|
|
||||||
extern void pm_iowrite(u8 reg, u8 value);
|
|
||||||
extern u8 pm2_ioread(u8 reg);
|
|
||||||
extern void pm2_iowrite(u8 reg, u8 value);
|
|
||||||
extern int do_smbus_read_byte(u32 smbus_io_base, u32 device, u32 address);
|
extern int do_smbus_read_byte(u32 smbus_io_base, u32 device, u32 address);
|
||||||
extern int do_smbus_write_byte(u32 smbus_io_base, u32 device, u32 address,
|
extern int do_smbus_write_byte(u32 smbus_io_base, u32 device, u32 address,
|
||||||
u8 val);
|
u8 val);
|
||||||
|
|
Loading…
Reference in New Issue