bd82x6x boards: Drop redundant `c2_latency`

If unspecified, chipset code already uses 101, and 0x65 == 101.

Change-Id: I524ca492fa577003df23017756f74a455582132f
Signed-off-by: Angel Pons <th3fanbus@gmail.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/55212
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Patrick Rudolph <siro@das-labor.org>
This commit is contained in:
Angel Pons 2021-06-04 11:18:39 +02:00 committed by Werner Zeh
parent d4e68eb414
commit 0caf80d8aa
31 changed files with 0 additions and 37 deletions

View File

@ -25,7 +25,6 @@ chip northbridge/intel/sandybridge
device domain 0 on
chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
register "c2_latency" = "0x0065"
register "docking_supported" = "0"
register "gen1_dec" = "0x000c0681"
register "gen2_dec" = "0x000c1641"

View File

@ -33,7 +33,6 @@ chip northbridge/intel/sandybridge
subsystemid 0x1849 0x0152
end
chip southbridge/intel/bd82x6x
register "c2_latency" = "0x0065"
register "docking_supported" = "0"
register "gen1_dec" = "0x000c0291"
register "gen2_dec" = "0x000c0241"

View File

@ -16,7 +16,6 @@ chip northbridge/intel/sandybridge
device pci 02.0 on end # iGPU
chip southbridge/intel/bd82x6x
register "c2_latency" = "0x0065"
register "sata_port_map" = "0x33"
register "spi_lvscc" = "0x2005"
register "spi_uvscc" = "0x2005"

View File

@ -19,7 +19,6 @@ chip northbridge/intel/sandybridge
device pci 02.0 on end # VGA controller
chip southbridge/intel/bd82x6x
register "c2_latency" = "101"
register "gen1_dec" = "0x00000295" # Super I/O HWM
register "sata_port_map" = "0x3f"
register "spi_lvscc" = "0x2005"

View File

@ -16,7 +16,6 @@ chip northbridge/intel/sandybridge
device pci 02.0 on end # iGPU
chip southbridge/intel/bd82x6x
register "c2_latency" = "0x0065"
register "sata_interface_speed_support" = "0x3"
register "sata_port_map" = "0x3f"
register "spi_lvscc" = "0x2005"

View File

@ -18,7 +18,6 @@ chip northbridge/intel/sandybridge
device pci 02.0 on end # iGPU
chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
register "c2_latency" = "0x0065"
register "gen1_dec" = "0x003c0a01"
register "sata_interface_speed_support" = "0x3"
register "sata_port_map" = "0x33"

View File

@ -31,7 +31,6 @@ chip northbridge/intel/sandybridge # FIXME: check gfx
subsystemid 0x8086 0x7270 inherit
chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
register "c2_latency" = "0x0065"
register "docking_supported" = "1"
register "gen1_dec" = "0x0000164d"
register "gen2_dec" = "0x000c0681"

View File

@ -24,7 +24,6 @@ chip northbridge/intel/sandybridge
register "alt_gp_smi_en" = "0x0004"
register "gpi2_routing" = "1"
register "gpi12_routing" = "2"
register "c2_latency" = "0x0065"
register "gen1_dec" = "0x007c0a01"
register "gen2_dec" = "0x007c0901"
register "gen3_dec" = "0x003c07e1"

View File

@ -31,7 +31,6 @@ chip northbridge/intel/sandybridge
register "xhci_switchable_ports" = "0xf"
register "superspeed_capable_ports" = "0xf"
register "c2_latency" = "0x0065"
device pci 14.0 on # USB 3.0 Controller
subsystemid 0x1458 0x5007

View File

@ -18,7 +18,6 @@ chip northbridge/intel/sandybridge
device pci 02.0 on end # iGPU
chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
register "c2_latency" = "0x0065"
register "gen1_dec" = "0x003c0a01"
register "sata_interface_speed_support" = "0x3"
register "sata_port_map" = "0x33"

View File

@ -60,8 +60,6 @@ chip northbridge/intel/sandybridge
# Enable zero-based linear PCIe root port functions
register "pcie_port_coalesce" = "1"
register "c2_latency" = "101" # c2 not supported
device pci 14.0 on end # USB 3.0 Controller
device pci 16.0 on end # Management Engine Interface 1
device pci 16.1 off end # Management Engine Interface 2

View File

@ -24,7 +24,6 @@ chip northbridge/intel/sandybridge
device pci 02.0 on end # Internal graphics VGA controller
chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
register "c2_latency" = "0x0065"
register "docking_supported" = "0"
register "gen1_dec" = "0x00fc0601"
register "gen2_dec" = "0x00fc0801"

View File

@ -29,7 +29,6 @@ chip northbridge/intel/sandybridge
device pci 00.0 on end # Host bridge
chip southbridge/intel/bd82x6x # Intel Cougar or Panther Point PCH
register "c2_latency" = "0x0065"
register "pcie_port_coalesce" = "1"
register "sata_interface_speed_support" = "0x3"
register "spi_uvscc" = "0x2005"

View File

@ -24,7 +24,6 @@ chip northbridge/intel/sandybridge
device pci 02.0 on end # Internal graphics VGA controller
chip southbridge/intel/bd82x6x # Intel Series 7 PCH
register "c2_latency" = "0x0065"
register "docking_supported" = "0"
register "gen1_dec" = "0x00fc0601"
register "gen2_dec" = "0x00fc0801"

View File

@ -28,7 +28,6 @@ chip northbridge/intel/sandybridge
device pci 02.0 on end # Internal graphics VGA controller
chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
register "c2_latency" = "0x0065"
register "sata_port_map" = "0x1"
register "spi_lvscc" = "0x2005"
register "spi_uvscc" = "0x2005"

View File

@ -34,8 +34,6 @@ chip northbridge/intel/sandybridge
# Disable root port coalescing
register "pcie_port_coalesce" = "0"
register "c2_latency" = "101" # c2 not supported
register "xhci_switchable_ports" = "0x0f"
register "superspeed_capable_ports" = "0x0f"

View File

@ -30,7 +30,6 @@ chip northbridge/intel/sandybridge
device pci 02.0 on end # Internal graphics VGA controller
chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
register "c2_latency" = "0x0065"
register "docking_supported" = "1"
register "gen1_dec" = "0x007c1611"
register "gen2_dec" = "0x00040069"

View File

@ -28,7 +28,6 @@ chip northbridge/intel/sandybridge
device pci 02.0 on end # Internal graphics VGA controller
chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
register "c2_latency" = "0x0065"
register "docking_supported" = "1"
register "gen1_dec" = "0x00000000"
register "gen2_dec" = "0x000c0701"

View File

@ -57,8 +57,6 @@ chip northbridge/intel/sandybridge
# Enable zero-based linear PCIe root port functions
register "pcie_port_coalesce" = "1"
register "c2_latency" = "101" # c2 not supported
# device specific SPI configuration
register "spi_uvscc" = "0x2005"
register "spi_lvscc" = "0x2005"

View File

@ -59,8 +59,6 @@ chip northbridge/intel/sandybridge
# Enable zero-based linear PCIe root port functions
register "pcie_port_coalesce" = "1"
register "c2_latency" = "101" # c2 not supported
# device specific SPI configuration
register "spi_uvscc" = "0x2005"
register "spi_lvscc" = "0x2005"

View File

@ -28,7 +28,6 @@ chip northbridge/intel/sandybridge
subsystemid 0x17aa 0x21f3 inherit
chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
register "c2_latency" = "0x0065"
register "docking_supported" = "1"
register "gen1_dec" = "0x000c15e1"
register "gen2_dec" = "0x007c1601"

View File

@ -59,7 +59,6 @@ chip northbridge/intel/sandybridge
# Enable zero-based linear PCIe root port functions
register "pcie_port_coalesce" = "1"
register "c2_latency" = "101" # c2 not supported
register "docking_supported" = "1"
register "spi_uvscc" = "0x2005"

View File

@ -57,8 +57,6 @@ chip northbridge/intel/sandybridge
# Enable zero-based linear PCIe root port functions
register "pcie_port_coalesce" = "1"
register "c2_latency" = "101" # c2 not supported
register "pcie_hotplug_map" = "{ 0, 0, 0, 1, 0, 0, 0, 0 }"
register "spi_uvscc" = "0x2005"

View File

@ -53,7 +53,6 @@ chip northbridge/intel/sandybridge
# Enable zero-based linear PCIe root port functions
register "pcie_port_coalesce" = "1"
register "c2_latency" = "101" # c2 not supported
register "pcie_hotplug_map" = "{ 0, 0, 1, 0, 0, 0, 0, 0 }"

View File

@ -56,7 +56,6 @@ chip northbridge/intel/sandybridge
# Enable zero-based linear PCIe root port functions
register "pcie_port_coalesce" = "1"
register "c2_latency" = "0x0065"
register "spi_uvscc" = "0x2005"
register "spi_lvscc" = "0x2005"

View File

@ -58,7 +58,6 @@ chip northbridge/intel/sandybridge
# Enable zero-based linear PCIe root port functions
register "pcie_port_coalesce" = "1"
register "c2_latency" = "101" # c2 not supported
register "spi_uvscc" = "0x2005"
register "spi_lvscc" = "0x2005"

View File

@ -57,8 +57,6 @@ chip northbridge/intel/sandybridge
# Enable zero-based linear PCIe root port functions
register "pcie_port_coalesce" = "1"
register "c2_latency" = "101" # c2 not supported
register "spi_uvscc" = "0x2005"
register "spi_lvscc" = "0x2005"

View File

@ -59,7 +59,6 @@ chip northbridge/intel/sandybridge
# Enable zero-based linear PCIe root port functions
register "pcie_port_coalesce" = "1"
register "c2_latency" = "101" # c2 not supported
register "spi_uvscc" = "0x2005"
register "spi_lvscc" = "0x2005"

View File

@ -16,7 +16,6 @@ chip northbridge/intel/sandybridge
device pci 02.0 off end # Internal graphics
chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
register "c2_latency" = "0x0065"
register "docking_supported" = "0"
register "gen1_dec" = "0x000c0291"
register "gen2_dec" = "0x000c0a01"

View File

@ -12,7 +12,6 @@ chip northbridge/intel/sandybridge
end
device domain 0 on
chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
register "c2_latency" = "0x0065"
register "gen1_dec" = "0x000c0291"
register "gen2_dec" = "0x000c0a01"
register "pcie_port_coalesce" = "1"

View File

@ -16,7 +16,6 @@ chip northbridge/intel/sandybridge
device pci 02.0 off end # iGPU
device pci 06.0 on end # PEG
chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
register "c2_latency" = "0x0065"
register "gen1_dec" = "0x00fc0a01" # NCT6776 SuperIO (0x0a00-0aff)
register "gen2_dec" = "0x00fc1641" # WPCM450 SuperIO (0x1600-16ff)
register "gen3_dec" = "0x00040ca1" # IPMI KCS (0x0ca0-0ca3)