soc/amd/picasso/romstage: factor out chipset state saving functionality
Since Cezanne needs the exact same code, move it to the common directory and add a Kconfig option to add this functionality to the build. Signed-off-by: Felix Held <felix-coreboot@felixheld.de> Change-Id: I04c4295071a3df7afcb4dfd5435b11fb0bf6963f Reviewed-on: https://review.coreboot.org/c/coreboot/+/52272 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Arthur Heymans <arthur@aheymans.xyz> Reviewed-by: Raul Rangel <rrangel@chromium.org>
This commit is contained in:
parent
651d5214d2
commit
0d2c0019e2
6 changed files with 41 additions and 23 deletions
|
@ -17,4 +17,7 @@ enum {
|
|||
*/
|
||||
void pm_set_power_failure_state(void);
|
||||
|
||||
/* stash ACPI PM/GPE and GPIO wake state before FSP-M call */
|
||||
void fill_chipset_state(void);
|
||||
|
||||
#endif /* SOC_AMD_COMMON_BLOCK_PMLIB_H */
|
||||
|
|
|
@ -10,4 +10,10 @@ if SOC_AMD_COMMON_BLOCK_PM
|
|||
config POWER_STATE_DEFAULT_ON_AFTER_FAILURE
|
||||
default y
|
||||
|
||||
config SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
|
||||
bool
|
||||
help
|
||||
Add common functionality to write CBMEM_ID_POWER_STATE for AMD
|
||||
platforms that use FSP for hardware initialization.
|
||||
|
||||
endif # SOC_AMD_COMMON_BLOCK_PM
|
||||
|
|
|
@ -1 +1,3 @@
|
|||
bootblock-$(CONFIG_SOC_AMD_COMMON_BLOCK_PM) += pmlib.c
|
||||
|
||||
romstage-$(CONFIG_SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE) += chipset_state.c
|
||||
|
|
27
src/soc/amd/common/block/pm/chipset_state.c
Normal file
27
src/soc/amd/common/block/pm/chipset_state.c
Normal file
|
@ -0,0 +1,27 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
|
||||
#include <amdblocks/acpi.h>
|
||||
#include <amdblocks/gpio_banks.h>
|
||||
#include <amdblocks/pmlib.h>
|
||||
#include <cbmem.h>
|
||||
#include <string.h>
|
||||
|
||||
static struct chipset_power_state chipset_state;
|
||||
|
||||
void fill_chipset_state(void)
|
||||
{
|
||||
acpi_fill_pm_gpe_state(&chipset_state.gpe_state);
|
||||
gpio_fill_wake_state(&chipset_state.gpio_state);
|
||||
}
|
||||
|
||||
static void add_chipset_state_cbmem(int unused)
|
||||
{
|
||||
struct chipset_power_state *state;
|
||||
|
||||
state = cbmem_add(CBMEM_ID_POWER_STATE, sizeof(*state));
|
||||
|
||||
if (state)
|
||||
memcpy(state, &chipset_state, sizeof(*state));
|
||||
}
|
||||
|
||||
ROMSTAGE_CBMEM_INIT_HOOK(add_chipset_state_cbmem);
|
|
@ -40,6 +40,8 @@ config CPU_SPECIFIC_OPTIONS
|
|||
select SOC_AMD_COMMON_BLOCK_LPC
|
||||
select SOC_AMD_COMMON_BLOCK_NONCAR
|
||||
select SOC_AMD_COMMON_BLOCK_PCI
|
||||
select SOC_AMD_COMMON_BLOCK_PM
|
||||
select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
|
||||
select SOC_AMD_COMMON_BLOCK_PSP_GEN2
|
||||
select SOC_AMD_COMMON_BLOCK_SATA
|
||||
select SOC_AMD_COMMON_BLOCK_SMBUS
|
||||
|
|
|
@ -1,38 +1,16 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
|
||||
#include <acpi/acpi.h>
|
||||
#include <amdblocks/acpi.h>
|
||||
#include <amdblocks/apob_cache.h>
|
||||
#include <amdblocks/memmap.h>
|
||||
#include <amdblocks/pmlib.h>
|
||||
#include <arch/cpu.h>
|
||||
#include <cbmem.h>
|
||||
#include <commonlib/helpers.h>
|
||||
#include <console/console.h>
|
||||
#include <fsp/api.h>
|
||||
#include <program_loading.h>
|
||||
#include <soc/acpi.h>
|
||||
#include <types.h>
|
||||
|
||||
static struct chipset_power_state chipset_state;
|
||||
|
||||
static void fill_chipset_state(void)
|
||||
{
|
||||
acpi_fill_pm_gpe_state(&chipset_state.gpe_state);
|
||||
gpio_fill_wake_state(&chipset_state.gpio_state);
|
||||
}
|
||||
|
||||
static void add_chipset_state_cbmem(int unused)
|
||||
{
|
||||
struct chipset_power_state *state;
|
||||
|
||||
state = cbmem_add(CBMEM_ID_POWER_STATE, sizeof(*state));
|
||||
|
||||
if (state)
|
||||
memcpy(state, &chipset_state, sizeof(*state));
|
||||
}
|
||||
|
||||
ROMSTAGE_CBMEM_INIT_HOOK(add_chipset_state_cbmem);
|
||||
|
||||
asmlinkage void car_stage_entry(void)
|
||||
{
|
||||
post_code(0x40);
|
||||
|
|
Loading…
Reference in a new issue