soc/intel/quark: Add FSP 2.0 boot block support
Add the pieces necessary to successfully build and run bootblock using the FSP 2.0 build. TEST=Build and run bootblock on Galileo Gen2 Change-Id: I2377f0b0147196f100396b8cd7eaca8f92d6932f Signed-off-by: Lee Leahy <leroy.p.leahy@intel.com> Reviewed-on: https://review.coreboot.org/15865 Tested-by: build bot (Jenkins) Reviewed-by: Martin Roth <martinroth@google.com>
This commit is contained in:
parent
6e05c33626
commit
102f625360
|
@ -54,7 +54,7 @@ config USE_FSP1_1
|
|||
config USE_FSP2_0
|
||||
bool
|
||||
default n
|
||||
select BOOTBLOCK_CONSOLE
|
||||
select PLATFORM_USES_FSP2_0
|
||||
select POSTCAR_STAGE
|
||||
|
||||
endif # BOARD_INTEL_QUARK
|
||||
|
|
|
@ -23,5 +23,8 @@ bootblock-y += reg_access.c
|
|||
romstage-y += gpio.c
|
||||
romstage-y += reg_access.c
|
||||
|
||||
postcar-y += gpio.c
|
||||
postcar-y += reg_access.c
|
||||
|
||||
ramstage-y += gpio.c
|
||||
ramstage-y += reg_access.c
|
||||
|
|
|
@ -15,7 +15,7 @@
|
|||
|
||||
#include <arch/io.h>
|
||||
#include <console/console.h>
|
||||
#include <fsp/romstage.h>
|
||||
#include <soc/car.h>
|
||||
#include <soc/ramstage.h>
|
||||
#include "reg_access.h"
|
||||
#include "gen1.h"
|
||||
|
@ -37,7 +37,8 @@ void car_mainboard_pre_console_init(void)
|
|||
if (IS_ENABLED(CONFIG_GALILEO_GEN2))
|
||||
script = gen2_hsuart0;
|
||||
else
|
||||
script = (reg_legacy_gpio_read (R_QNC_GPIO_RGLVL_RESUME_WELL)
|
||||
script = (reg_legacy_gpio_read(
|
||||
R_QNC_GPIO_RGLVL_RESUME_WELL)
|
||||
& GALILEO_DETERMINE_IOEXP_SLA_RESUMEWELL_GPIO)
|
||||
? gen1_hsuart0_0x20 : gen1_hsuart0_0x21;
|
||||
reg_script_run(script);
|
||||
|
|
|
@ -14,6 +14,7 @@
|
|||
* GNU General Public License for more details.
|
||||
*/
|
||||
|
||||
#if IS_ENABLED(CONFIG_PLATFORM_USES_FSP1_1)
|
||||
#include <fsp/romstage.h>
|
||||
|
||||
/* All FSP specific code goes in this block */
|
||||
|
@ -22,3 +23,4 @@ void mainboard_romstage_entry(struct romstage_params *rp)
|
|||
/* Call back into chipset code with platform values updated. */
|
||||
romstage_common(rp);
|
||||
}
|
||||
#endif /* IS_ENABLED(CONFIG_PLATFORM_USES_FSP1_1) */
|
||||
|
|
|
@ -127,11 +127,13 @@ config ENABLE_DEBUG_LED_TEMPRAMINIT
|
|||
|
||||
config DCACHE_RAM_BASE
|
||||
hex
|
||||
default 0x80070000
|
||||
default 0x80070000 if PLATFORM_USES_FSP1_1
|
||||
default 0x80000000
|
||||
|
||||
config DCACHE_RAM_SIZE
|
||||
hex
|
||||
default 0x00008000
|
||||
default 0x8000 if PLATFORM_USES_FSP1_1
|
||||
default 0x40000
|
||||
|
||||
#####
|
||||
# Flash layout
|
||||
|
|
|
@ -35,18 +35,21 @@ ramstage-$(CONFIG_HAVE_ACPI_TABLES) += acpi.c
|
|||
ramstage-y += chip.c
|
||||
ramstage-y += ehci.c
|
||||
ramstage-$(CONFIG_PLATFORM_USES_FSP1_1) += fsp1_1.c
|
||||
ramstage-$(CONFIG_PLATFORM_USES_FSP2_0) += fsp2_0.c
|
||||
ramstage-y += gpio_i2c.c
|
||||
ramstage-y += i2c.c
|
||||
ramstage-y += lpc.c
|
||||
ramstage-y += memmap.c
|
||||
ramstage-y += northcluster.c
|
||||
ramstage-y += reg_access.c
|
||||
ramstage-$(CONFIG_PLATFORM_USES_FSP2_0) += reset.c
|
||||
ramstage-y += tsc_freq.c
|
||||
ramstage-$(CONFIG_ENABLE_BUILTIN_HSUART1) += uart_common.c
|
||||
ramstage-$(CONFIG_ENABLE_BUILTIN_HSUART1) += uart.c
|
||||
|
||||
CPPFLAGS_common += -I$(src)/soc/intel/quark
|
||||
CPPFLAGS_common += -I$(src)/soc/intel/quark/include
|
||||
CPPFLAGS_common += -I$(src)/soc/intel/quark/include/soc/fsp
|
||||
|
||||
# Chipset microcode path
|
||||
CPPFLAGS_common += -I3rdparty/blobs/soc/intel/quark
|
||||
|
|
|
@ -0,0 +1,21 @@
|
|||
/*
|
||||
* This file is part of the coreboot project.
|
||||
*
|
||||
* Copyright (C) 2016 Intel Corp.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify
|
||||
* it under the terms of the GNU General Public License as published by
|
||||
* the Free Software Foundation; version 2 of the License.
|
||||
*
|
||||
* This program is distributed in the hope that it will be useful,
|
||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||
* GNU General Public License for more details.
|
||||
*/
|
||||
#include <console/console.h>
|
||||
#include <fsp/util.h>
|
||||
#include <soc/ramstage.h>
|
||||
|
||||
void platform_fsp_silicon_init_params_cb(struct FSPS_UPD *silupd)
|
||||
{
|
||||
}
|
|
@ -0,0 +1,29 @@
|
|||
/*
|
||||
* This file is part of the coreboot project.
|
||||
*
|
||||
* Copyright 2016 Intel Corporation.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify
|
||||
* it under the terms of the GNU General Public License as published by
|
||||
* the Free Software Foundation; version 2 of the License.
|
||||
*
|
||||
* This program is distributed in the hope that it will be useful,
|
||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||
* GNU General Public License for more details.
|
||||
*/
|
||||
|
||||
#ifndef _SOC_CAR_H_
|
||||
#define _SOC_CAR_H_
|
||||
|
||||
#include <fsp/util.h>
|
||||
|
||||
/* Mainboard and SoC initialization prior to console. */
|
||||
void car_mainboard_pre_console_init(void);
|
||||
void car_soc_pre_console_init(void);
|
||||
|
||||
/* Mainboard and SoC initialization post console initialization. */
|
||||
void car_mainboard_post_console_init(void);
|
||||
void car_soc_post_console_init(void);
|
||||
|
||||
#endif /* _SOC_CAR_H_ */
|
|
@ -19,10 +19,14 @@
|
|||
|
||||
#include <chip.h>
|
||||
#include <device/device.h>
|
||||
#if IS_ENABLED(CONFIG_PLATFORM_USES_FSP1_1)
|
||||
#include <fsp/ramstage.h>
|
||||
#endif
|
||||
#include <soc/QuarkNcSocId.h>
|
||||
|
||||
void mainboard_gpio_i2c_init(device_t dev);
|
||||
#if IS_ENABLED(CONFIG_PLATFORM_USES_FSP1_1)
|
||||
void fsp_silicon_init(void);
|
||||
#endif
|
||||
|
||||
#endif /* _SOC_RAMSTAGE_H_ */
|
||||
|
|
|
@ -22,7 +22,11 @@
|
|||
#error "Don't include romstage.h from a ramstage compilation unit!"
|
||||
#endif
|
||||
|
||||
#if IS_ENABLED(CONFIG_PLATFORM_USES_FSP1_1)
|
||||
#include <fsp/romstage.h>
|
||||
#else
|
||||
#include <soc/car.h>
|
||||
#endif
|
||||
#include <soc/reg_access.h>
|
||||
|
||||
asmlinkage void *car_stage_c_entry(void);
|
||||
|
|
|
@ -14,16 +14,8 @@
|
|||
*/
|
||||
|
||||
#include <cbmem.h>
|
||||
#include <fsp/memmap.h>
|
||||
#include <soc/QuarkNcSocId.h>
|
||||
#include <soc/reg_access.h>
|
||||
|
||||
size_t mmap_region_granularity(void)
|
||||
{
|
||||
/* Align to 8 MiB by default */
|
||||
return 8 << 20;
|
||||
}
|
||||
|
||||
void *cbmem_top(void)
|
||||
{
|
||||
uint32_t top_of_memory;
|
||||
|
|
|
@ -0,0 +1,25 @@
|
|||
/*
|
||||
* This file is part of the coreboot project.
|
||||
*
|
||||
* Copyright (C) 2016 Intel Corporation.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify
|
||||
* it under the terms of the GNU General Public License as published by
|
||||
* the Free Software Foundation; version 2 of the License.
|
||||
*
|
||||
* This program is distributed in the hope that it will be useful,
|
||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||
* GNU General Public License for more details.
|
||||
*/
|
||||
|
||||
#include <console/console.h>
|
||||
#include <fsp/util.h>
|
||||
#include <reset.h>
|
||||
|
||||
void chipset_handle_reset(enum fsp_status status)
|
||||
{
|
||||
/* Do a hard reset if Quark FSP ever requests a reset */
|
||||
printk(BIOS_ERR, "Unknown reset type %x\n", status);
|
||||
hard_reset();
|
||||
}
|
|
@ -16,7 +16,10 @@
|
|||
romstage-y += car.c
|
||||
romstage-y += car_stage_entry.S
|
||||
romstage-$(CONFIG_PLATFORM_USES_FSP1_1) += fsp1_1.c
|
||||
romstage-$(CONFIG_PLATFORM_USES_FSP2_0) += fsp2_0.c
|
||||
romstage-y += mtrr.c
|
||||
romstage-y += pcie.c
|
||||
romstage-y += report_platform.c
|
||||
romstage-y += romstage.c
|
||||
|
||||
postcar-y += mtrr.c
|
||||
|
|
|
@ -29,8 +29,10 @@ car_stage_entry:
|
|||
/* Enter the C code */
|
||||
call car_stage_c_entry
|
||||
|
||||
#if IS_ENABLED(CONFIG_PLATFORM_USES_FSP1_1)
|
||||
#if !ENV_VERSTAGE
|
||||
#include "src/drivers/intel/fsp1_1/after_raminit.S"
|
||||
#endif
|
||||
#endif
|
||||
|
||||
/* The code should never reach this point */
|
||||
|
|
|
@ -19,9 +19,11 @@
|
|||
#include <console/console.h>
|
||||
#include <cbfs.h>
|
||||
#include "../chip.h"
|
||||
#include <fsp/memmap.h>
|
||||
#include <fsp/util.h>
|
||||
#include <soc/iomap.h>
|
||||
#include <soc/pci_devs.h>
|
||||
#include <soc/QuarkNcSocId.h>
|
||||
#include <soc/romstage.h>
|
||||
#include <string.h>
|
||||
|
||||
|
@ -65,6 +67,12 @@ struct chipset_power_state *fill_power_state(void)
|
|||
return ps;
|
||||
}
|
||||
|
||||
size_t mmap_region_granularity(void)
|
||||
{
|
||||
/* Align to 8 MiB by default */
|
||||
return 8 << 20;
|
||||
}
|
||||
|
||||
/* Initialize the UPD parameters for MemoryInit */
|
||||
void soc_memory_init_params(struct romstage_params *params,
|
||||
MEMORY_INIT_UPD *upd)
|
||||
|
|
|
@ -0,0 +1,25 @@
|
|||
/*
|
||||
* This file is part of the coreboot project.
|
||||
*
|
||||
* Copyright (C) 2016 Intel Corp.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify
|
||||
* it under the terms of the GNU General Public License as published by
|
||||
* the Free Software Foundation; version 2 of the License.
|
||||
*
|
||||
* This program is distributed in the hope that it will be useful,
|
||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||
* GNU General Public License for more details.
|
||||
*/
|
||||
|
||||
#include <console/console.h>
|
||||
#include <fsp/util.h>
|
||||
#include <soc/romstage.h>
|
||||
|
||||
asmlinkage void *car_stage_c_entry(void)
|
||||
{
|
||||
post_code(0x20);
|
||||
console_init();
|
||||
return NULL;
|
||||
}
|
Loading…
Reference in New Issue