xeon_sp/cpx: Enable HWP Intel Speed Shift
Set HWP base feature, enable EPP, lock thermal interrupt and lock MSR Tested=On OCP Delta Lake, rdmsr 0x1aa shows 403040 Change-Id: I6d23de4032562095db1aaf96ddfd2b70a4517faa Signed-off-by: Johnny Lin <johnny_lin@wiwynn.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/44171 Reviewed-by: Angel Pons <th3fanbus@gmail.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
This commit is contained in:
parent
159d0f0ed7
commit
12bee2af23
|
@ -64,6 +64,18 @@ static void each_cpu_init(struct device *cpu)
|
||||||
__func__, dev_path(cpu), cpu_index(), cpu->path.apic.apic_id);
|
__func__, dev_path(cpu), cpu_index(), cpu->path.apic.apic_id);
|
||||||
setup_lapic();
|
setup_lapic();
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Set HWP base feature, EPP reg enumeration, lock thermal and msr
|
||||||
|
* This is package level MSR. Need to check if it updates correctly on
|
||||||
|
* multi-socket platform.
|
||||||
|
*/
|
||||||
|
msr = rdmsr(MSR_MISC_PWR_MGMT);
|
||||||
|
if (!(msr.lo & LOCK_MISC_PWR_MGMT_MSR)) { /* if already locked skip update */
|
||||||
|
msr.lo = (HWP_ENUM_ENABLE | HWP_EPP_ENUM_ENABLE | LOCK_MISC_PWR_MGMT_MSR |
|
||||||
|
LOCK_THERM_INT);
|
||||||
|
wrmsr(MSR_MISC_PWR_MGMT, msr);
|
||||||
|
}
|
||||||
|
|
||||||
/* Enable Fast Strings */
|
/* Enable Fast Strings */
|
||||||
msr = rdmsr(IA32_MISC_ENABLE);
|
msr = rdmsr(IA32_MISC_ENABLE);
|
||||||
msr.lo |= FAST_STRINGS_ENABLE_BIT;
|
msr.lo |= FAST_STRINGS_ENABLE_BIT;
|
||||||
|
|
Loading…
Reference in New Issue