soc/intel/quark: Pass S3 wake status to fsp_silicon_init
Fix build error with FSP 1.1. Pass the S3 wake status to fsp_silicon_init. TEST=Build and run on Galileo Gen2 Change-Id: I78150f737321db5b1b4d63b411fa6432ac30d080 Signed-off-by: Lee Leahy <leroy.p.leahy@intel.com> Reviewed-on: https://review.coreboot.org/18805 Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net> Tested-by: Martin Roth <martinroth@google.com> Reviewed-by: Aaron Durbin <adurbin@chromium.org>
This commit is contained in:
parent
66b0d55d32
commit
1e24bf3f71
|
@ -17,12 +17,12 @@
|
||||||
#include <fsp/util.h>
|
#include <fsp/util.h>
|
||||||
#include <soc/ramstage.h>
|
#include <soc/ramstage.h>
|
||||||
|
|
||||||
void fsp_silicon_init(void)
|
void fsp_silicon_init(bool s3wake)
|
||||||
{
|
{
|
||||||
if (IS_ENABLED(CONFIG_RELOCATE_FSP_INTO_DRAM))
|
if (IS_ENABLED(CONFIG_RELOCATE_FSP_INTO_DRAM))
|
||||||
intel_silicon_init();
|
intel_silicon_init();
|
||||||
else
|
else
|
||||||
fsp_run_silicon_init(find_fsp(CONFIG_FSP_ESRAM_LOC), 0);
|
fsp_run_silicon_init(find_fsp(CONFIG_FSP_ESRAM_LOC), s3wake);
|
||||||
}
|
}
|
||||||
|
|
||||||
void soc_silicon_init_params(SILICON_INIT_UPD *upd)
|
void soc_silicon_init_params(SILICON_INIT_UPD *upd)
|
||||||
|
|
|
@ -26,7 +26,7 @@
|
||||||
|
|
||||||
void mainboard_gpio_i2c_init(device_t dev);
|
void mainboard_gpio_i2c_init(device_t dev);
|
||||||
#if IS_ENABLED(CONFIG_PLATFORM_USES_FSP1_1)
|
#if IS_ENABLED(CONFIG_PLATFORM_USES_FSP1_1)
|
||||||
void fsp_silicon_init(void);
|
void fsp_silicon_init(bool s3wake);
|
||||||
#endif
|
#endif
|
||||||
asmlinkage void chipset_teardown_car(void);
|
asmlinkage void chipset_teardown_car(void);
|
||||||
|
|
||||||
|
|
Loading…
Reference in New Issue