soc/amd/stoneyridge: factor out AGESA-wrapper related FCH functions
Split the code that gets called from the AGESA wrapper from the rest of the FCH/southbridge code that directly interacts with the hardware. Since the remaining parts of southbridge.c aren't used in romstage, drop it from the list of build targets for romstage. Signed-off-by: Felix Held <felix-coreboot@felixheld.de> Change-Id: I6197add0e1396a82545735653110e1e17bf9c303 Reviewed-on: https://review.coreboot.org/c/coreboot/+/60141 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Marshall Dawson <marshalldawson3rd@gmail.com>
This commit is contained in:
parent
fbfb906081
commit
25aa5606c2
|
@ -19,13 +19,13 @@ romstage-y += BiosCallOuts.c
|
|||
romstage-y += i2c.c
|
||||
romstage-y += romstage.c
|
||||
romstage-y += enable_usbdebug.c
|
||||
romstage-y += fch_agesa.c
|
||||
romstage-y += gpio.c
|
||||
romstage-y += monotonic_timer.c
|
||||
romstage-y += smbus_spd.c
|
||||
romstage-y += memmap.c
|
||||
romstage-y += uart.c
|
||||
romstage-y += tsc_freq.c
|
||||
romstage-y += southbridge.c
|
||||
romstage-y += psp.c
|
||||
|
||||
verstage-y += gpio.c
|
||||
|
@ -47,6 +47,7 @@ ramstage-y += cpu.c
|
|||
ramstage-y += mca.c
|
||||
ramstage-y += enable_usbdebug.c
|
||||
ramstage-$(CONFIG_HAVE_ACPI_TABLES) += acpi.c
|
||||
ramstage-y += fch_agesa.c
|
||||
ramstage-y += gpio.c
|
||||
ramstage-y += monotonic_timer.c
|
||||
ramstage-y += southbridge.c
|
||||
|
|
|
@ -0,0 +1,60 @@
|
|||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
|
||||
#include <amdblocks/agesawrapper.h>
|
||||
#include <device/device.h>
|
||||
#include <soc/pci_devs.h>
|
||||
|
||||
static int is_sata_config(void)
|
||||
{
|
||||
return !((SataNativeIde == CONFIG_STONEYRIDGE_SATA_MODE)
|
||||
|| (SataLegacyIde == CONFIG_STONEYRIDGE_SATA_MODE));
|
||||
}
|
||||
|
||||
static inline int sb_sata_enable(void)
|
||||
{
|
||||
/* True if IDE or AHCI. */
|
||||
return (SataNativeIde == CONFIG_STONEYRIDGE_SATA_MODE) ||
|
||||
(SataAhci == CONFIG_STONEYRIDGE_SATA_MODE);
|
||||
}
|
||||
|
||||
static inline int sb_ide_enable(void)
|
||||
{
|
||||
/* True if IDE or LEGACY IDE. */
|
||||
return (SataNativeIde == CONFIG_STONEYRIDGE_SATA_MODE) ||
|
||||
(SataLegacyIde == CONFIG_STONEYRIDGE_SATA_MODE);
|
||||
}
|
||||
|
||||
void SetFchResetParams(FCH_RESET_INTERFACE *params)
|
||||
{
|
||||
const struct device *dev = pcidev_path_on_root(SATA_DEVFN);
|
||||
params->Xhci0Enable = CONFIG(STONEYRIDGE_XHCI_ENABLE);
|
||||
if (dev && dev->enabled) {
|
||||
params->SataEnable = sb_sata_enable();
|
||||
params->IdeEnable = sb_ide_enable();
|
||||
} else {
|
||||
params->SataEnable = FALSE;
|
||||
params->IdeEnable = FALSE;
|
||||
}
|
||||
}
|
||||
|
||||
void SetFchEnvParams(FCH_INTERFACE *params)
|
||||
{
|
||||
const struct device *dev = pcidev_path_on_root(SATA_DEVFN);
|
||||
params->AzaliaController = AzEnable;
|
||||
params->SataClass = CONFIG_STONEYRIDGE_SATA_MODE;
|
||||
if (dev && dev->enabled) {
|
||||
params->SataEnable = is_sata_config();
|
||||
params->IdeEnable = !params->SataEnable;
|
||||
params->SataIdeMode = (CONFIG_STONEYRIDGE_SATA_MODE ==
|
||||
SataLegacyIde);
|
||||
} else {
|
||||
params->SataEnable = FALSE;
|
||||
params->IdeEnable = FALSE;
|
||||
params->SataIdeMode = FALSE;
|
||||
}
|
||||
}
|
||||
|
||||
void SetFchMidParams(FCH_INTERFACE *params)
|
||||
{
|
||||
SetFchEnvParams(params);
|
||||
}
|
|
@ -11,7 +11,6 @@
|
|||
#include <cbmem.h>
|
||||
#include <acpi/acpi_gnvs.h>
|
||||
#include <amdblocks/amd_pci_util.h>
|
||||
#include <amdblocks/agesawrapper.h>
|
||||
#include <amdblocks/aoac.h>
|
||||
#include <amdblocks/reset.h>
|
||||
#include <amdblocks/acpimmio.h>
|
||||
|
@ -31,61 +30,6 @@
|
|||
#include <soc/nvs.h>
|
||||
#include <types.h>
|
||||
|
||||
static int is_sata_config(void)
|
||||
{
|
||||
return !((SataNativeIde == CONFIG_STONEYRIDGE_SATA_MODE)
|
||||
|| (SataLegacyIde == CONFIG_STONEYRIDGE_SATA_MODE));
|
||||
}
|
||||
|
||||
static inline int sb_sata_enable(void)
|
||||
{
|
||||
/* True if IDE or AHCI. */
|
||||
return (SataNativeIde == CONFIG_STONEYRIDGE_SATA_MODE) ||
|
||||
(SataAhci == CONFIG_STONEYRIDGE_SATA_MODE);
|
||||
}
|
||||
|
||||
static inline int sb_ide_enable(void)
|
||||
{
|
||||
/* True if IDE or LEGACY IDE. */
|
||||
return (SataNativeIde == CONFIG_STONEYRIDGE_SATA_MODE) ||
|
||||
(SataLegacyIde == CONFIG_STONEYRIDGE_SATA_MODE);
|
||||
}
|
||||
|
||||
void SetFchResetParams(FCH_RESET_INTERFACE *params)
|
||||
{
|
||||
const struct device *dev = pcidev_path_on_root(SATA_DEVFN);
|
||||
params->Xhci0Enable = CONFIG(STONEYRIDGE_XHCI_ENABLE);
|
||||
if (dev && dev->enabled) {
|
||||
params->SataEnable = sb_sata_enable();
|
||||
params->IdeEnable = sb_ide_enable();
|
||||
} else {
|
||||
params->SataEnable = FALSE;
|
||||
params->IdeEnable = FALSE;
|
||||
}
|
||||
}
|
||||
|
||||
void SetFchEnvParams(FCH_INTERFACE *params)
|
||||
{
|
||||
const struct device *dev = pcidev_path_on_root(SATA_DEVFN);
|
||||
params->AzaliaController = AzEnable;
|
||||
params->SataClass = CONFIG_STONEYRIDGE_SATA_MODE;
|
||||
if (dev && dev->enabled) {
|
||||
params->SataEnable = is_sata_config();
|
||||
params->IdeEnable = !params->SataEnable;
|
||||
params->SataIdeMode = (CONFIG_STONEYRIDGE_SATA_MODE ==
|
||||
SataLegacyIde);
|
||||
} else {
|
||||
params->SataEnable = FALSE;
|
||||
params->IdeEnable = FALSE;
|
||||
params->SataIdeMode = FALSE;
|
||||
}
|
||||
}
|
||||
|
||||
void SetFchMidParams(FCH_INTERFACE *params)
|
||||
{
|
||||
SetFchEnvParams(params);
|
||||
}
|
||||
|
||||
/*
|
||||
* Table of APIC register index and associated IRQ name. Using IDX_XXX_NAME
|
||||
* provides a visible association with the index, therefore helping
|
||||
|
|
Loading…
Reference in New Issue