soc/intel/alderlake: Update variable SD3C to only track enabled devices
Each TCSS DMA is grouped together with two PCIe RPs in terms of PM flow. This change ensures that SD3C is updated for the TCSS DMA devices corresponding to the TBT RP ports. If TBT port is 0 or 1, SD3C for DMA0 is updated, else for DMA1. BUG=None TEST=Built Alderlake image successfully. Signed-off-by: John Zhao <john.zhao@intel.com> Change-Id: Ia3462dfbb287a374960a57bb4c3541db2a435611 Reviewed-on: https://review.coreboot.org/c/coreboot/+/51965 Reviewed-by: Furquan Shaikh <furquan@google.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
This commit is contained in:
parent
9922304b35
commit
282e75b118
|
@ -76,12 +76,16 @@ Device (PXSX)
|
|||
|
||||
Method (_DSW, 3)
|
||||
{
|
||||
C2PM (Arg0, Arg1, Arg2, DCPM)
|
||||
/* If entering Sx (Arg1 > 1), need to skip TCSS D3Cold & TBT RTD3/D3Cold. */
|
||||
If ((TUID == 0) || (TUID == 1)) {
|
||||
\_SB.PCI0.TDM0.SD3C = Arg1
|
||||
} Else {
|
||||
\_SB.PCI0.TDM1.SD3C = Arg1
|
||||
}
|
||||
|
||||
C2PM (Arg0, Arg1, Arg2, DCPM)
|
||||
}
|
||||
|
||||
Method (_PRW, 0)
|
||||
{
|
||||
Return (Package() { 0x69, 4 })
|
||||
|
|
Loading…
Reference in New Issue