rockchip: rk3399: add simplest sdram to fix compiling error

This patch is only to make building happy, the real sdram driver
comes later.

BRANCH=none
BUG=none
TEST=emerge-kevin coreboot

Change-Id: I4123c3a6627d7264c615fefbb89e16c4dfb9a423
Signed-off-by: Patrick Georgi <pgeorgi@chromium.org>
Original-Commit-Id: 5b992a7895a72c83f57228d3abd1ae37d55e7e7b
Original-Change-Id: Ie340877e828ae760169ccfa9a7099e7472d2fc26
Original-Signed-off-by: Shunqian Zheng <zhengsq@rock-chips.com>
Original-Reviewed-on: https://chromium-review.googlesource.com/338944
Original-Commit-Ready: Vadim Bendebury <vbendeb@chromium.org>
Original-Tested-by: Vadim Bendebury <vbendeb@chromium.org>
Original-Reviewed-by: Vadim Bendebury <vbendeb@chromium.org>
Reviewed-on: https://review.coreboot.org/14703
Tested-by: build bot (Jenkins)
Reviewed-by: Stefan Reinauer <stefan.reinauer@coreboot.org>
This commit is contained in:
Shunqian Zheng 2016-04-13 21:34:12 +08:00 committed by Patrick Georgi
parent 212eb16795
commit 2d3570adfc
3 changed files with 33 additions and 6 deletions

View File

@ -26,6 +26,7 @@ bootblock-y += clock.c
bootblock-y += timer.c bootblock-y += timer.c
verstage-y += ../common/cbmem.c verstage-y += ../common/cbmem.c
verstage-y += sdram.c
verstage-y += ../common/spi.c verstage-y += ../common/spi.c
verstage-$(CONFIG_DRIVERS_UART) += ../common/uart.c verstage-$(CONFIG_DRIVERS_UART) += ../common/uart.c
verstage-y += clock.c verstage-y += clock.c
@ -34,6 +35,7 @@ verstage-y += timer.c
################################################################################ ################################################################################
romstage-y += ../common/cbmem.c romstage-y += ../common/cbmem.c
romstage-y += sdram.c
romstage-y += ../common/spi.c romstage-y += ../common/spi.c
romstage-$(CONFIG_DRIVERS_UART) += ../common/uart.c romstage-$(CONFIG_DRIVERS_UART) += ../common/uart.c
romstage-y += clock.c romstage-y += clock.c
@ -43,6 +45,7 @@ romstage-y += romstage.c
################################################################################ ################################################################################
ramstage-y += ../common/cbmem.c ramstage-y += ../common/cbmem.c
ramstage-y += sdram.c
ramstage-y += ../common/spi.c ramstage-y += ../common/spi.c
ramstage-$(CONFIG_DRIVERS_UART) += ../common/uart.c ramstage-$(CONFIG_DRIVERS_UART) += ../common/uart.c
ramstage-y += clock.c ramstage-y += clock.c

View File

@ -1,7 +1,7 @@
/* /*
* This file is part of the coreboot project. * This file is part of the coreboot project.
* *
* Copyright 2016 Google Inc. * Copyright 2016 Rockchip Inc.
* *
* This program is free software; you can redistribute it and/or modify * This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by * it under the terms of the GNU General Public License as published by
@ -13,8 +13,11 @@
* GNU General Public License for more details. * GNU General Public License for more details.
*/ */
/* dummy until the RAM init implementation passed review */ #ifndef __SOC_ROCKCHIP_RK3399_SDRAM_H__
static int sdram_size_mb(void) #define __SOC_ROCKCHIP_RK3399_SDRAM_H__
{
return 0; #include <stddef.h>
}
size_t sdram_size_mb(void);
#endif

View File

@ -0,0 +1,21 @@
/*
* This file is part of the coreboot project.
*
* Copyright 2016 Rockchip Inc.
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation; version 2 of the License.
*
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*/
#include <soc/sdram.h>
size_t sdram_size_mb(void)
{
return CONFIG_DRAM_SIZE_MB;
}