soc/intel/apollolake: bootblock: implement platform_prog_run()
Once bootblock copied romstage into CAR it may not jump into it right away. This is because we are in NEM mode, there is no backing store and a miss in L1 may cause L1D line snoop that gets written back. The solution is to flush L1D to L2 so snoop guaranteed to hit L2. Change-Id: I2ffe46dbfdfe7f0ccd38b34ff203ff76b6d5755b Signed-off-by: Andrey Petrov <andrey.petrov@intel.com> Reviewed-on: https://review.coreboot.org/13703 Tested-by: build bot (Jenkins) Reviewed-by: Aaron Durbin <adurbin@chromium.org>
This commit is contained in:
parent
647e34dbe5
commit
32d3995587
|
@ -12,7 +12,9 @@
|
|||
#include <arch/cpu.h>
|
||||
#include <bootblock_common.h>
|
||||
#include <device/pci.h>
|
||||
#include <program_loading.h>
|
||||
#include <soc/bootblock.h>
|
||||
#include <soc/cpu.h>
|
||||
#include <soc/northbridge.h>
|
||||
#include <soc/pci_devs.h>
|
||||
|
||||
|
@ -32,3 +34,11 @@ void asmlinkage bootblock_c_entry(void)
|
|||
/* Call lib/bootblock.c main */
|
||||
main();
|
||||
}
|
||||
|
||||
void platform_prog_run(struct prog *prog)
|
||||
{
|
||||
/* Flush L1D cache to L2 */
|
||||
msr_t msr = rdmsr(MSR_POWER_MISC);
|
||||
msr.lo |= (1 << 8);
|
||||
wrmsr(MSR_POWER_MISC, msr);
|
||||
}
|
||||
|
|
|
@ -18,6 +18,7 @@
|
|||
#define CPUID_APOLLOLAKE_A0 0x506c8
|
||||
|
||||
#define MSR_PLATFORM_INFO 0xce
|
||||
#define MSR_POWER_MISC 0x120
|
||||
|
||||
#define BASE_CLOCK_MHZ 100
|
||||
|
||||
|
|
Loading…
Reference in New Issue