mb/google/kahlee: Correct bad gpio entry
There's no need to set the output enable here; this is already handled by the native function. I'm making this correction in this change to prevent the GPIO pin descriptions from getting confusing. BUG=b:72875858 TEST=Booted, confirmed S5_MUX_CTRL high with and without this change. Change-Id: I9e047be7169586c59892ef2bdab915683feeebda Signed-off-by: Justin TerAvest <teravest@chromium.org> Reviewed-on: https://review.coreboot.org/23829 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Richard Spiegel <richard.spiegel@silverbackltd.com> Reviewed-by: Aaron Durbin <adurbin@chromium.org>
This commit is contained in:
parent
2e81f394cf
commit
36b568ce7c
|
@ -91,7 +91,7 @@ const static struct soc_amd_stoneyridge_gpio gpio_set_stage_reset[] = {
|
|||
{ GPIO_40, Function0, OUTPUT_H },
|
||||
|
||||
/* GPIO_42 - S5_MUX_CTRL */
|
||||
{ GPIO_42, Function0, OUTPUT_H },
|
||||
{ GPIO_42, Function0, INPUT },
|
||||
|
||||
/* GPIO_70 - WLAN_PE_RST_L */
|
||||
{ GPIO_70, Function0, OUTPUT_H },
|
||||
|
|
Loading…
Reference in New Issue