mainboard/google/reef: Set PL2 override to 15000mW
This patch sets PL2 override value to 15W in RAPL registers. BUG=chrome-os-partner:60535 TEST=Built, booted on reef and verified PL2 value. Change-Id: I4ff6a5e7b8686d97134846ee80cdac10916d58ef Signed-off-by: Sumeet Pawnikar <sumeet.r.pawnikar@intel.com> Reviewed-on: https://review.coreboot.org/17730 Tested-by: build bot (Jenkins) Reviewed-by: Aaron Durbin <adurbin@chromium.org>
This commit is contained in:
parent
428f90afe7
commit
3ec149dd7e
|
@ -53,6 +53,8 @@ chip soc/intel/apollolake
|
||||||
# current VR solution. Experiments show that SoC TDP max (6W) can
|
# current VR solution. Experiments show that SoC TDP max (6W) can
|
||||||
# be reached when RAPL PL1 is set to 12W.
|
# be reached when RAPL PL1 is set to 12W.
|
||||||
register "tdp_pl1_override_mw" = "12000"
|
register "tdp_pl1_override_mw" = "12000"
|
||||||
|
# Set RAPL PL2 to 15W.
|
||||||
|
register "tdp_pl2_override_mw" = "15000"
|
||||||
|
|
||||||
# Enable Audio Clock and Power gating
|
# Enable Audio Clock and Power gating
|
||||||
register "hdaudio_clk_gate_enable" = "1"
|
register "hdaudio_clk_gate_enable" = "1"
|
||||||
|
|
Loading…
Reference in New Issue