soc/intel/apollolake: Rename PWRMBASE macro and function
This patch ensures PWRMBASE macro name and function to get PWRMBASE address on APL SoC is aligned with other IA SoC. PMC_BAR0 -> PCH_PWRM_BASE_ADDRESS read_pmc_mmio_bar() -> pmc_mmio_regs() Additionally, make `pmc_mmio_regs` a public function for other IA common code may need to get access to this function. BUG=None TEST=None Signed-off-by: Subrata Banik <subratabanik@google.com> Change-Id: I3a61117f34b60ed6eeb9bda3ad853f0ffe6390f7 Reviewed-on: https://review.coreboot.org/c/coreboot/+/61532 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Angel Pons <th3fanbus@gmail.com> Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
This commit is contained in:
parent
1d886639ce
commit
480e7e5ac8
|
@ -30,7 +30,7 @@ scope (\_SB) {
|
||||||
Method (_CRS, 0x0, NotSerialized)
|
Method (_CRS, 0x0, NotSerialized)
|
||||||
{
|
{
|
||||||
CreateDwordField (^RBUF, ^IBAR._BAS, IBAS)
|
CreateDwordField (^RBUF, ^IBAR._BAS, IBAS)
|
||||||
Store (PMC_BAR0, IBAS)
|
Store (PCH_PWRM_BASE_ADDRESS, IBAS)
|
||||||
|
|
||||||
CreateDwordField (^RBUF, ^MDAT._BAS, MDBA)
|
CreateDwordField (^RBUF, ^MDAT._BAS, MDBA)
|
||||||
Store (MCH_BASE_ADDRESS + MAILBOX_DATA, MDBA)
|
Store (MCH_BASE_ADDRESS + MAILBOX_DATA, MDBA)
|
||||||
|
|
|
@ -62,7 +62,7 @@ static void enable_pmcbar(void)
|
||||||
pci_devfn_t pmc = PCH_DEV_PMC;
|
pci_devfn_t pmc = PCH_DEV_PMC;
|
||||||
|
|
||||||
/* Set PMC base addresses and enable decoding. */
|
/* Set PMC base addresses and enable decoding. */
|
||||||
pci_write_config32(pmc, PCI_BASE_ADDRESS_0, PMC_BAR0);
|
pci_write_config32(pmc, PCI_BASE_ADDRESS_0, PCH_PWRM_BASE_ADDRESS);
|
||||||
pci_write_config32(pmc, PCI_BASE_ADDRESS_1, 0); /* 64-bit BAR */
|
pci_write_config32(pmc, PCI_BASE_ADDRESS_1, 0); /* 64-bit BAR */
|
||||||
pci_write_config32(pmc, PCI_BASE_ADDRESS_2, PMC_BAR1);
|
pci_write_config32(pmc, PCI_BASE_ADDRESS_2, PMC_BAR1);
|
||||||
pci_write_config32(pmc, PCI_BASE_ADDRESS_3, 0); /* 64-bit BAR */
|
pci_write_config32(pmc, PCI_BASE_ADDRESS_3, 0); /* 64-bit BAR */
|
||||||
|
|
|
@ -25,7 +25,7 @@
|
||||||
#define ACPI_PMIO_CST_REG (ACPI_BASE_ADDRESS + 0x14)
|
#define ACPI_PMIO_CST_REG (ACPI_BASE_ADDRESS + 0x14)
|
||||||
|
|
||||||
/* Accesses to these BARs are hardcoded in FSP */
|
/* Accesses to these BARs are hardcoded in FSP */
|
||||||
#define PMC_BAR0 0xfe042000
|
#define PCH_PWRM_BASE_ADDRESS 0xfe042000
|
||||||
#define PMC_BAR1 0xfe044000
|
#define PMC_BAR1 0xfe044000
|
||||||
#define PMC_BAR0_SIZE (8 * KiB)
|
#define PMC_BAR0_SIZE (8 * KiB)
|
||||||
|
|
||||||
|
|
|
@ -235,6 +235,9 @@ struct chipset_power_state {
|
||||||
|
|
||||||
void pch_log_state(void);
|
void pch_log_state(void);
|
||||||
|
|
||||||
|
/* Get base address PMC memory mapped registers. */
|
||||||
|
uint8_t *pmc_mmio_regs(void);
|
||||||
|
|
||||||
/* STM Support */
|
/* STM Support */
|
||||||
uint16_t get_pmbase(void);
|
uint16_t get_pmbase(void);
|
||||||
|
|
||||||
|
|
|
@ -15,7 +15,7 @@
|
||||||
int pmc_soc_get_resources(struct pmc_resource_config *cfg)
|
int pmc_soc_get_resources(struct pmc_resource_config *cfg)
|
||||||
{
|
{
|
||||||
cfg->pwrmbase_offset = PCI_BASE_ADDRESS_0;
|
cfg->pwrmbase_offset = PCI_BASE_ADDRESS_0;
|
||||||
cfg->pwrmbase_addr = PMC_BAR0;
|
cfg->pwrmbase_addr = PCH_PWRM_BASE_ADDRESS;
|
||||||
cfg->pwrmbase_size = PMC_BAR0_SIZE;
|
cfg->pwrmbase_size = PMC_BAR0_SIZE;
|
||||||
cfg->abase_offset = PCI_BASE_ADDRESS_4;
|
cfg->abase_offset = PCI_BASE_ADDRESS_4;
|
||||||
cfg->abase_addr = ACPI_BASE_ADDRESS;
|
cfg->abase_addr = ACPI_BASE_ADDRESS;
|
||||||
|
|
|
@ -24,14 +24,14 @@
|
||||||
|
|
||||||
#include "chip.h"
|
#include "chip.h"
|
||||||
|
|
||||||
static uintptr_t read_pmc_mmio_bar(void)
|
uint8_t *pmc_mmio_regs(void)
|
||||||
{
|
{
|
||||||
return PMC_BAR0;
|
return (void *)(uintptr_t)PCH_PWRM_BASE_ADDRESS;
|
||||||
}
|
}
|
||||||
|
|
||||||
uintptr_t soc_read_pmc_base(void)
|
uintptr_t soc_read_pmc_base(void)
|
||||||
{
|
{
|
||||||
return read_pmc_mmio_bar();
|
return (uintptr_t)pmc_mmio_regs();
|
||||||
}
|
}
|
||||||
|
|
||||||
uint32_t *soc_pmc_etr_addr(void)
|
uint32_t *soc_pmc_etr_addr(void)
|
||||||
|
@ -153,7 +153,7 @@ void soc_get_gpi_gpe_configs(uint8_t *dw0, uint8_t *dw1, uint8_t *dw2)
|
||||||
|
|
||||||
void soc_fill_power_state(struct chipset_power_state *ps)
|
void soc_fill_power_state(struct chipset_power_state *ps)
|
||||||
{
|
{
|
||||||
uintptr_t pmc_bar0 = read_pmc_mmio_bar();
|
uintptr_t pmc_bar0 = soc_read_pmc_base();
|
||||||
|
|
||||||
ps->tco1_sts = tco_read_reg(TCO1_STS);
|
ps->tco1_sts = tco_read_reg(TCO1_STS);
|
||||||
ps->tco2_sts = tco_read_reg(TCO2_STS);
|
ps->tco2_sts = tco_read_reg(TCO2_STS);
|
||||||
|
@ -200,7 +200,7 @@ int soc_get_rtc_failed(void)
|
||||||
|
|
||||||
int vbnv_cmos_failed(void)
|
int vbnv_cmos_failed(void)
|
||||||
{
|
{
|
||||||
uintptr_t pmc_bar = read_pmc_mmio_bar();
|
uintptr_t pmc_bar = soc_read_pmc_base();
|
||||||
uint32_t gen_pmcon1 = read32((void *)(pmc_bar + GEN_PMCON1));
|
uint32_t gen_pmcon1 = read32((void *)(pmc_bar + GEN_PMCON1));
|
||||||
int rtc_failure = rtc_failed(gen_pmcon1);
|
int rtc_failure = rtc_failed(gen_pmcon1);
|
||||||
|
|
||||||
|
|
Loading…
Reference in New Issue