util/inteltool: Add Skylake Desktop Northbridge
Add the 8086:191f North/Host Bridge to the list of definitions. Adding the definiton makes the Northbridge get recognized by inteltool. It is found in the Intel i5-6600K CPU: https://ark.intel.com/products/88191/Intel-Core-i5-6600K-Processor-6M-Cache-up-to-3_90-GHz Change-Id: Id746d1e8b3bb90b3b68a2f6c372890671dd61b5f Signed-off-by: Christoph Pomaska <cp_public@gmx.de> Reviewed-on: https://review.coreboot.org/23055 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Jonathan Neuschäfer <j.neuschaefer@gmx.net> Reviewed-by: Nico Huber <nico.h@gmx.de>
This commit is contained in:
parent
bb9bdeb594
commit
48ac29ee4c
|
@ -115,6 +115,8 @@ static const struct {
|
||||||
"6th generation (Skylake-H family) Core Processor (Mobile)" },
|
"6th generation (Skylake-H family) Core Processor (Mobile)" },
|
||||||
{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST,
|
{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST,
|
||||||
"6th generation (Skylake-S/H family) Core Processor (Workstation)" },
|
"6th generation (Skylake-S/H family) Core Processor (Workstation)" },
|
||||||
|
{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_D,
|
||||||
|
"6th generation (Skylake-S family) Core Processor (Desktop)" },
|
||||||
{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL, "Bay Trail" },
|
{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL, "Bay Trail" },
|
||||||
/* Southbridges (LPC controllers) */
|
/* Southbridges (LPC controllers) */
|
||||||
{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371XX, "371AB/EB/MB" },
|
{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371XX, "371AB/EB/MB" },
|
||||||
|
|
|
@ -223,7 +223,8 @@ static inline uint32_t inl(unsigned port)
|
||||||
#define PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_U 0x0a04 /* Haswell-ULT */
|
#define PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_U 0x0a04 /* Haswell-ULT */
|
||||||
#define PCI_DEVICE_ID_INTEL_CORE_5TH_GEN_U 0x1604 /* Broadwell-ULT */
|
#define PCI_DEVICE_ID_INTEL_CORE_5TH_GEN_U 0x1604 /* Broadwell-ULT */
|
||||||
#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_M 0x1910 /* Skylake (Mobile) */
|
#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_M 0x1910 /* Skylake (Mobile) */
|
||||||
#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST 0x1918
|
#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST 0x1918 /* Skylake (Workstation) */
|
||||||
|
#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_D 0x191f /* Skylake (Desktop) */
|
||||||
|
|
||||||
/* Intel GPUs */
|
/* Intel GPUs */
|
||||||
#define PCI_DEVICE_ID_INTEL_G35_EXPRESS 0x2982
|
#define PCI_DEVICE_ID_INTEL_G35_EXPRESS 0x2982
|
||||||
|
|
|
@ -219,6 +219,7 @@ int print_mchbar(struct pci_dev *nb, struct pci_access *pacc, const char *dump_s
|
||||||
case PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_U:
|
case PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_U:
|
||||||
case PCI_DEVICE_ID_INTEL_CORE_5TH_GEN_U:
|
case PCI_DEVICE_ID_INTEL_CORE_5TH_GEN_U:
|
||||||
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST:
|
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST:
|
||||||
|
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_D:
|
||||||
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_M:
|
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_M:
|
||||||
mchbar_phys = pci_read_long(nb, 0x48);
|
mchbar_phys = pci_read_long(nb, 0x48);
|
||||||
mchbar_phys |= ((uint64_t)pci_read_long(nb, 0x4c)) << 32;
|
mchbar_phys |= ((uint64_t)pci_read_long(nb, 0x4c)) << 32;
|
||||||
|
|
|
@ -265,6 +265,7 @@ int print_epbar(struct pci_dev *nb)
|
||||||
case PCI_DEVICE_ID_INTEL_CORE_5TH_GEN_U:
|
case PCI_DEVICE_ID_INTEL_CORE_5TH_GEN_U:
|
||||||
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_M:
|
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_M:
|
||||||
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST:
|
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST:
|
||||||
|
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_D:
|
||||||
epbar_phys = pci_read_long(nb, 0x40) & 0xfffffffe;
|
epbar_phys = pci_read_long(nb, 0x40) & 0xfffffffe;
|
||||||
epbar_phys |= ((uint64_t)pci_read_long(nb, 0x44)) << 32;
|
epbar_phys |= ((uint64_t)pci_read_long(nb, 0x44)) << 32;
|
||||||
break;
|
break;
|
||||||
|
@ -385,6 +386,7 @@ int print_dmibar(struct pci_dev *nb)
|
||||||
break;
|
break;
|
||||||
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_M:
|
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_M:
|
||||||
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST:
|
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST:
|
||||||
|
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_D:
|
||||||
dmi_registers = skylake_dmi_registers;
|
dmi_registers = skylake_dmi_registers;
|
||||||
size = ARRAY_SIZE(skylake_dmi_registers);
|
size = ARRAY_SIZE(skylake_dmi_registers);
|
||||||
dmibar_phys = pci_read_long(nb, 0x68);
|
dmibar_phys = pci_read_long(nb, 0x68);
|
||||||
|
@ -489,6 +491,7 @@ int print_pciexbar(struct pci_dev *nb)
|
||||||
case PCI_DEVICE_ID_INTEL_CORE_5TH_GEN_U:
|
case PCI_DEVICE_ID_INTEL_CORE_5TH_GEN_U:
|
||||||
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_M:
|
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_M:
|
||||||
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST:
|
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST:
|
||||||
|
case PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_D:
|
||||||
pciexbar_reg = pci_read_long(nb, 0x60);
|
pciexbar_reg = pci_read_long(nb, 0x60);
|
||||||
pciexbar_reg |= ((uint64_t)pci_read_long(nb, 0x64)) << 32;
|
pciexbar_reg |= ((uint64_t)pci_read_long(nb, 0x64)) << 32;
|
||||||
break;
|
break;
|
||||||
|
|
Loading…
Reference in New Issue