mainboard: Get rid of device_t
Use of device_t has been abandoned in ramstage. Use pci_devfn_t or pnp_devfn_t instead of device_t in romstage. Change-Id: Ie0ae3972eacc97ae154dad4fafd171aa1f38683a Signed-off-by: Elyes HAOUAS <ehaouas@noos.fr> Reviewed-on: https://review.coreboot.org/26984 Reviewed-by: Nico Huber <nico.h@gmx.de> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
This commit is contained in:
parent
5cb876cc1f
commit
4b73fa97ce
|
@ -24,7 +24,7 @@
|
||||||
|
|
||||||
void pch_enable_lpc(void)
|
void pch_enable_lpc(void)
|
||||||
{
|
{
|
||||||
device_t dev = PCH_LPC_DEV;
|
pci_devfn_t dev = PCH_LPC_DEV;
|
||||||
|
|
||||||
/* Set COM1/COM2 decode range */
|
/* Set COM1/COM2 decode range */
|
||||||
pci_write_config16(dev, LPC_IO_DEC, 0x0010);
|
pci_write_config16(dev, LPC_IO_DEC, 0x0010);
|
||||||
|
|
|
@ -48,10 +48,11 @@ void fill_lb_gpios(struct lb_gpios *gpios)
|
||||||
|
|
||||||
int get_write_protect_state(void)
|
int get_write_protect_state(void)
|
||||||
{
|
{
|
||||||
device_t dev;
|
|
||||||
#ifdef __PRE_RAM__
|
#ifdef __PRE_RAM__
|
||||||
|
pci_devfn_t dev;
|
||||||
dev = PCI_DEV(0, 0x1f, 2);
|
dev = PCI_DEV(0, 0x1f, 2);
|
||||||
#else
|
#else
|
||||||
|
struct device *dev;
|
||||||
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
||||||
#endif
|
#endif
|
||||||
return (pci_read_config32(dev, SATA_SP) >> FLAG_SPI_WP) & 1;
|
return (pci_read_config32(dev, SATA_SP) >> FLAG_SPI_WP) & 1;
|
||||||
|
@ -59,10 +60,11 @@ int get_write_protect_state(void)
|
||||||
|
|
||||||
int get_recovery_mode_switch(void)
|
int get_recovery_mode_switch(void)
|
||||||
{
|
{
|
||||||
device_t dev;
|
|
||||||
#ifdef __PRE_RAM__
|
#ifdef __PRE_RAM__
|
||||||
|
pci_devfn_t dev;
|
||||||
dev = PCI_DEV(0, 0x1f, 2);
|
dev = PCI_DEV(0, 0x1f, 2);
|
||||||
#else
|
#else
|
||||||
|
struct device *dev;
|
||||||
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
||||||
#endif
|
#endif
|
||||||
return (pci_read_config32(dev, SATA_SP) >> FLAG_REC_MODE) & 1;
|
return (pci_read_config32(dev, SATA_SP) >> FLAG_REC_MODE) & 1;
|
||||||
|
|
|
@ -37,7 +37,7 @@
|
||||||
|
|
||||||
void fill_lb_gpios(struct lb_gpios *gpios)
|
void fill_lb_gpios(struct lb_gpios *gpios)
|
||||||
{
|
{
|
||||||
device_t dev = dev_find_slot(0, PCI_DEVFN(0x1f,0));
|
struct device *dev = dev_find_slot(0, PCI_DEVFN(0x1f, 0));
|
||||||
u16 gpio_base = pci_read_config16(dev, GPIOBASE) & 0xfffe;
|
u16 gpio_base = pci_read_config16(dev, GPIOBASE) & 0xfffe;
|
||||||
|
|
||||||
int lidswitch = 0;
|
int lidswitch = 0;
|
||||||
|
|
|
@ -51,10 +51,11 @@ void fill_lb_gpios(struct lb_gpios *gpios)
|
||||||
|
|
||||||
int get_write_protect_state(void)
|
int get_write_protect_state(void)
|
||||||
{
|
{
|
||||||
device_t dev;
|
|
||||||
#ifdef __PRE_RAM__
|
#ifdef __PRE_RAM__
|
||||||
|
pci_devfn_t dev;
|
||||||
dev = PCI_DEV(0, 0x1f, 2);
|
dev = PCI_DEV(0, 0x1f, 2);
|
||||||
#else
|
#else
|
||||||
|
struct device *dev;
|
||||||
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
||||||
#endif
|
#endif
|
||||||
return (pci_read_config32(dev, SATA_SP) >> FLAG_SPI_WP) & 1;
|
return (pci_read_config32(dev, SATA_SP) >> FLAG_SPI_WP) & 1;
|
||||||
|
@ -62,10 +63,11 @@ int get_write_protect_state(void)
|
||||||
|
|
||||||
int get_recovery_mode_switch(void)
|
int get_recovery_mode_switch(void)
|
||||||
{
|
{
|
||||||
device_t dev;
|
|
||||||
#ifdef __PRE_RAM__
|
#ifdef __PRE_RAM__
|
||||||
|
pci_devfn_t dev;
|
||||||
dev = PCI_DEV(0, 0x1f, 2);
|
dev = PCI_DEV(0, 0x1f, 2);
|
||||||
#else
|
#else
|
||||||
|
struct device *dev;
|
||||||
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
||||||
#endif
|
#endif
|
||||||
return (pci_read_config32(dev, SATA_SP) >> FLAG_REC_MODE) & 1;
|
return (pci_read_config32(dev, SATA_SP) >> FLAG_REC_MODE) & 1;
|
||||||
|
|
|
@ -34,7 +34,7 @@
|
||||||
|
|
||||||
void fill_lb_gpios(struct lb_gpios *gpios)
|
void fill_lb_gpios(struct lb_gpios *gpios)
|
||||||
{
|
{
|
||||||
device_t dev = dev_find_slot(0, PCI_DEVFN(0x1f,0));
|
struct device *dev = dev_find_slot(0, PCI_DEVFN(0x1f, 0));
|
||||||
u16 gpio_base = pci_read_config32(dev, GPIOBASE) & 0xfffe;
|
u16 gpio_base = pci_read_config32(dev, GPIOBASE) & 0xfffe;
|
||||||
u16 gen_pmcon_1 = pci_read_config32(dev, GEN_PMCON_1);
|
u16 gen_pmcon_1 = pci_read_config32(dev, GEN_PMCON_1);
|
||||||
|
|
||||||
|
|
|
@ -97,11 +97,11 @@ int get_lid_switch(void)
|
||||||
int get_recovery_mode_switch(void)
|
int get_recovery_mode_switch(void)
|
||||||
{
|
{
|
||||||
#ifdef __PRE_RAM__
|
#ifdef __PRE_RAM__
|
||||||
device_t dev = PCI_DEV(0, 0x1f, 0);
|
pci_devfn_t dev = PCI_DEV(0, 0x1f, 0);
|
||||||
#else
|
#else
|
||||||
static int ec_in_rec_mode = 0;
|
static int ec_in_rec_mode = 0;
|
||||||
static int ec_rec_flag_good = 0;
|
static int ec_rec_flag_good = 0;
|
||||||
device_t dev = dev_find_slot(0, PCI_DEVFN(0x1f,0));
|
struct device *dev = dev_find_slot(0, PCI_DEVFN(0x1f, 0));
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
u8 ec_status = ec_read(EC_STATUS_REG);
|
u8 ec_status = ec_read(EC_STATUS_REG);
|
||||||
|
|
|
@ -29,7 +29,7 @@
|
||||||
|
|
||||||
void fill_lb_gpios(struct lb_gpios *gpios)
|
void fill_lb_gpios(struct lb_gpios *gpios)
|
||||||
{
|
{
|
||||||
device_t dev = dev_find_slot(0, PCI_DEVFN(0x1f,0));
|
struct device *dev = dev_find_slot(0, PCI_DEVFN(0x1f, 0));
|
||||||
u16 gpio_base = pci_read_config32(dev, GPIOBASE) & 0xfffe;
|
u16 gpio_base = pci_read_config32(dev, GPIOBASE) & 0xfffe;
|
||||||
|
|
||||||
if (!gpio_base)
|
if (!gpio_base)
|
||||||
|
|
|
@ -51,7 +51,7 @@ static inline void reset_system(void)
|
||||||
|
|
||||||
static void pch_enable_lpc(void)
|
static void pch_enable_lpc(void)
|
||||||
{
|
{
|
||||||
device_t dev = PCH_LPC_DEV;
|
pci_devfn_t dev = PCH_LPC_DEV;
|
||||||
|
|
||||||
/* Set COM1/COM2 decode range */
|
/* Set COM1/COM2 decode range */
|
||||||
pci_write_config16(dev, LPC_IO_DEC, 0x0010);
|
pci_write_config16(dev, LPC_IO_DEC, 0x0010);
|
||||||
|
|
|
@ -42,7 +42,7 @@
|
||||||
/* Early mainboard specific GPIO setup */
|
/* Early mainboard specific GPIO setup */
|
||||||
static void mb_gpio_init(void)
|
static void mb_gpio_init(void)
|
||||||
{
|
{
|
||||||
device_t dev;
|
pci_devfn_t dev;
|
||||||
|
|
||||||
/* Southbridge GPIOs. */
|
/* Southbridge GPIOs. */
|
||||||
dev = PCI_DEV(0x0, 0x1f, 0x0);
|
dev = PCI_DEV(0x0, 0x1f, 0x0);
|
||||||
|
|
|
@ -29,7 +29,7 @@
|
||||||
|
|
||||||
void fill_lb_gpios(struct lb_gpios *gpios)
|
void fill_lb_gpios(struct lb_gpios *gpios)
|
||||||
{
|
{
|
||||||
device_t dev = dev_find_slot(0, PCI_DEVFN(0x1f,0));
|
struct device *dev = dev_find_slot(0, PCI_DEVFN(0x1f, 0));
|
||||||
u16 gpio_base = pci_read_config32(dev, GPIOBASE) & 0xfffe;
|
u16 gpio_base = pci_read_config32(dev, GPIOBASE) & 0xfffe;
|
||||||
|
|
||||||
if (!gpio_base)
|
if (!gpio_base)
|
||||||
|
|
|
@ -42,7 +42,7 @@
|
||||||
|
|
||||||
void pch_enable_lpc(void)
|
void pch_enable_lpc(void)
|
||||||
{
|
{
|
||||||
device_t dev = PCH_LPC_DEV;
|
pci_devfn_t dev = PCH_LPC_DEV;
|
||||||
|
|
||||||
/* Set COM1/COM2 decode range */
|
/* Set COM1/COM2 decode range */
|
||||||
pci_write_config16(dev, LPC_IO_DEC, 0x0010);
|
pci_write_config16(dev, LPC_IO_DEC, 0x0010);
|
||||||
|
|
|
@ -45,7 +45,7 @@ void car_mainboard_pre_console_init(void)
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
void mainboard_gpio_i2c_init(device_t dev)
|
void mainboard_gpio_i2c_init(struct device *dev)
|
||||||
{
|
{
|
||||||
const struct reg_script *script;
|
const struct reg_script *script;
|
||||||
|
|
||||||
|
|
|
@ -40,7 +40,7 @@
|
||||||
|
|
||||||
void fill_lb_gpios(struct lb_gpios *gpios)
|
void fill_lb_gpios(struct lb_gpios *gpios)
|
||||||
{
|
{
|
||||||
device_t dev = dev_find_slot(0, PCI_DEVFN(0x1f,0));
|
struct device *dev = dev_find_slot(0, PCI_DEVFN(0x1f, 0));
|
||||||
u16 gen_pmcon_1 = pci_read_config32(dev, GEN_PMCON_1);
|
u16 gen_pmcon_1 = pci_read_config32(dev, GEN_PMCON_1);
|
||||||
u8 lid = ec_read(0x83);
|
u8 lid = ec_read(0x83);
|
||||||
|
|
||||||
|
@ -91,7 +91,7 @@ int get_write_protect_state(void)
|
||||||
pci_devfn_t dev;
|
pci_devfn_t dev;
|
||||||
dev = PCI_DEV(0, 0x1f, 2);
|
dev = PCI_DEV(0, 0x1f, 2);
|
||||||
#else
|
#else
|
||||||
device_t dev;
|
struct device *dev;
|
||||||
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
||||||
#endif
|
#endif
|
||||||
return (pci_read_config32(dev, SATA_SP) >> FLAG_SPI_WP) & 1;
|
return (pci_read_config32(dev, SATA_SP) >> FLAG_SPI_WP) & 1;
|
||||||
|
@ -103,7 +103,7 @@ int get_developer_mode_switch(void)
|
||||||
pci_devfn_t dev;
|
pci_devfn_t dev;
|
||||||
dev = PCI_DEV(0, 0x1f, 2);
|
dev = PCI_DEV(0, 0x1f, 2);
|
||||||
#else
|
#else
|
||||||
device_t dev;
|
struct device *dev;
|
||||||
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
||||||
#endif
|
#endif
|
||||||
return (pci_read_config32(dev, SATA_SP) >> FLAG_DEV_MODE) & 1;
|
return (pci_read_config32(dev, SATA_SP) >> FLAG_DEV_MODE) & 1;
|
||||||
|
@ -115,7 +115,7 @@ int get_recovery_mode_switch(void)
|
||||||
pci_devfn_t dev;
|
pci_devfn_t dev;
|
||||||
dev = PCI_DEV(0, 0x1f, 2);
|
dev = PCI_DEV(0, 0x1f, 2);
|
||||||
#else
|
#else
|
||||||
device_t dev;
|
struct device *dev;
|
||||||
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
||||||
#endif
|
#endif
|
||||||
return (pci_read_config32(dev, SATA_SP) >> FLAG_REC_MODE) & 1;
|
return (pci_read_config32(dev, SATA_SP) >> FLAG_REC_MODE) & 1;
|
||||||
|
|
|
@ -37,7 +37,7 @@
|
||||||
|
|
||||||
void fill_lb_gpios(struct lb_gpios *gpios)
|
void fill_lb_gpios(struct lb_gpios *gpios)
|
||||||
{
|
{
|
||||||
device_t dev = dev_find_slot(0, PCI_DEVFN(0x1f,0));
|
struct device *dev = dev_find_slot(0, PCI_DEVFN(0x1f, 0));
|
||||||
u16 gen_pmcon_1 = pci_read_config32(dev, GEN_PMCON_1);
|
u16 gen_pmcon_1 = pci_read_config32(dev, GEN_PMCON_1);
|
||||||
|
|
||||||
gpios->size = sizeof(*gpios) + (GPIO_COUNT * sizeof(struct lb_gpio));
|
gpios->size = sizeof(*gpios) + (GPIO_COUNT * sizeof(struct lb_gpio));
|
||||||
|
@ -88,7 +88,7 @@ int get_write_protect_state(void)
|
||||||
pci_devfn_t dev;
|
pci_devfn_t dev;
|
||||||
dev = PCI_DEV(0, 0x1f, 2);
|
dev = PCI_DEV(0, 0x1f, 2);
|
||||||
#else
|
#else
|
||||||
device_t dev;
|
struct device *dev;
|
||||||
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
||||||
#endif
|
#endif
|
||||||
return (pci_read_config32(dev, SATA_SP) >> FLAG_SPI_WP) & 1;
|
return (pci_read_config32(dev, SATA_SP) >> FLAG_SPI_WP) & 1;
|
||||||
|
@ -100,7 +100,7 @@ int get_developer_mode_switch(void)
|
||||||
pci_devfn_t dev;
|
pci_devfn_t dev;
|
||||||
dev = PCI_DEV(0, 0x1f, 2);
|
dev = PCI_DEV(0, 0x1f, 2);
|
||||||
#else
|
#else
|
||||||
device_t dev;
|
struct device *dev;
|
||||||
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
||||||
#endif
|
#endif
|
||||||
return (pci_read_config32(dev, SATA_SP) >> FLAG_DEV_MODE) & 1;
|
return (pci_read_config32(dev, SATA_SP) >> FLAG_DEV_MODE) & 1;
|
||||||
|
@ -112,7 +112,7 @@ int get_recovery_mode_switch(void)
|
||||||
pci_devfn_t dev;
|
pci_devfn_t dev;
|
||||||
dev = PCI_DEV(0, 0x1f, 2);
|
dev = PCI_DEV(0, 0x1f, 2);
|
||||||
#else
|
#else
|
||||||
device_t dev;
|
struct device *dev;
|
||||||
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
dev = dev_find_slot(0, PCI_DEVFN(0x1f, 2));
|
||||||
#endif
|
#endif
|
||||||
return (pci_read_config32(dev, SATA_SP) >> FLAG_REC_MODE) & 1;
|
return (pci_read_config32(dev, SATA_SP) >> FLAG_REC_MODE) & 1;
|
||||||
|
|
|
@ -65,7 +65,7 @@ void get_bus_conf(void)
|
||||||
unsigned apicid_base;
|
unsigned apicid_base;
|
||||||
struct mb_sysconf_t *m;
|
struct mb_sysconf_t *m;
|
||||||
|
|
||||||
device_t dev;
|
struct device *dev;
|
||||||
int i;
|
int i;
|
||||||
|
|
||||||
if(get_bus_conf_done == 1) return; //do it only once
|
if(get_bus_conf_done == 1) return; //do it only once
|
||||||
|
|
|
@ -24,7 +24,7 @@
|
||||||
#endif
|
#endif
|
||||||
#include <soc/QuarkNcSocId.h>
|
#include <soc/QuarkNcSocId.h>
|
||||||
|
|
||||||
void mainboard_gpio_i2c_init(device_t dev);
|
void mainboard_gpio_i2c_init(struct device *dev);
|
||||||
#if IS_ENABLED(CONFIG_PLATFORM_USES_FSP1_1)
|
#if IS_ENABLED(CONFIG_PLATFORM_USES_FSP1_1)
|
||||||
void fsp_silicon_init(bool s3wake);
|
void fsp_silicon_init(bool s3wake);
|
||||||
#endif
|
#endif
|
||||||
|
|
Loading…
Reference in New Issue