soc/intel/adl: Add Raptor Lake-HX definitions
Tested by booting System76 Adder WS 3 (addw3) and Serval WS 13 (serw13) to edk2 payload and then OS. Ref: Intel Raptor Lake EDS, Volume 1 (#640555, rev. 2.8) Change-Id: I6098e9121a3afc4160c8a0c96d597e88095fd65d Signed-off-by: Tim Crawford <tcrawford@system76.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/72926 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Eric Lai <eric_lai@quanta.corp-partner.google.com>
This commit is contained in:
parent
0bde1829e7
commit
53c6eea2d4
|
@ -4048,6 +4048,10 @@
|
||||||
#define PCI_DID_INTEL_MTL_P_GT2_2 0x7d50
|
#define PCI_DID_INTEL_MTL_P_GT2_2 0x7d50
|
||||||
#define PCI_DID_INTEL_MTL_P_GT2_3 0x7d55
|
#define PCI_DID_INTEL_MTL_P_GT2_3 0x7d55
|
||||||
#define PCI_DID_INTEL_MTL_P_GT2_4 0x7d60
|
#define PCI_DID_INTEL_MTL_P_GT2_4 0x7d60
|
||||||
|
#define PCI_DID_INTEL_RPL_HX_GT1 0xa788
|
||||||
|
#define PCI_DID_INTEL_RPL_HX_GT2 0xa78b
|
||||||
|
#define PCI_DID_INTEL_RPL_HX_GT3 0x4688
|
||||||
|
#define PCI_DID_INTEL_RPL_HX_GT4 0x468b
|
||||||
#define PCI_DID_INTEL_RPL_S_GT0 0xa79f
|
#define PCI_DID_INTEL_RPL_S_GT0 0xa79f
|
||||||
#define PCI_DID_INTEL_RPL_S_GT1_1 0xa780
|
#define PCI_DID_INTEL_RPL_S_GT1_1 0xa780
|
||||||
#define PCI_DID_INTEL_RPL_S_GT1_2 0xa782
|
#define PCI_DID_INTEL_RPL_S_GT1_2 0xa782
|
||||||
|
@ -4177,6 +4181,14 @@
|
||||||
#define PCI_DID_INTEL_MTL_P_ID_3 0x7d14
|
#define PCI_DID_INTEL_MTL_P_ID_3 0x7d14
|
||||||
#define PCI_DID_INTEL_MTL_P_ID_4 0x7d15
|
#define PCI_DID_INTEL_MTL_P_ID_4 0x7d15
|
||||||
#define PCI_DID_INTEL_MTL_P_ID_5 0x7d16
|
#define PCI_DID_INTEL_MTL_P_ID_5 0x7d16
|
||||||
|
#define PCI_DID_INTEL_RPL_HX_ID_1 0xa702
|
||||||
|
#define PCI_DID_INTEL_RPL_HX_ID_2 0xa729
|
||||||
|
#define PCI_DID_INTEL_RPL_HX_ID_3 0xa728
|
||||||
|
#define PCI_DID_INTEL_RPL_HX_ID_4 0xa72a
|
||||||
|
#define PCI_DID_INTEL_RPL_HX_ID_5 0xa719
|
||||||
|
#define PCI_DID_INTEL_RPL_HX_ID_6 0x4637
|
||||||
|
#define PCI_DID_INTEL_RPL_HX_ID_7 0x463b
|
||||||
|
#define PCI_DID_INTEL_RPL_HX_ID_8 0x4647
|
||||||
#define PCI_DID_INTEL_RPL_S_ID_1 0xa700
|
#define PCI_DID_INTEL_RPL_S_ID_1 0xa700
|
||||||
#define PCI_DID_INTEL_RPL_S_ID_2 0xa701
|
#define PCI_DID_INTEL_RPL_S_ID_2 0xa701
|
||||||
#define PCI_DID_INTEL_RPL_S_ID_3 0xa703
|
#define PCI_DID_INTEL_RPL_S_ID_3 0xa703
|
||||||
|
|
|
@ -75,6 +75,14 @@ static struct {
|
||||||
{ PCI_DID_INTEL_ADL_S_ID_12, "Alderlake-S (2+0)" },
|
{ PCI_DID_INTEL_ADL_S_ID_12, "Alderlake-S (2+0)" },
|
||||||
{ PCI_DID_INTEL_ADL_S_ID_13, "Alderlake-S" },
|
{ PCI_DID_INTEL_ADL_S_ID_13, "Alderlake-S" },
|
||||||
{ PCI_DID_INTEL_ADL_S_ID_14, "Alderlake-S" },
|
{ PCI_DID_INTEL_ADL_S_ID_14, "Alderlake-S" },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_1, "Raptorlake-HX (8+16)" },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_2, "Raptorlake-HX (8+12)" },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_3, "Raptorlake-HX (8+8)" },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_4, "Raptorlake-HX (6+8)" },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_5, "Raptorlake-HX (6+4)" },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_6, "Raptorlake-HX (8+8)" },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_7, "Raptorlake-HX (6+8)" },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_8, "Raptorlake-HX (6+4)" },
|
||||||
{ PCI_DID_INTEL_RPL_P_ID_1, "Raptorlake-P" },
|
{ PCI_DID_INTEL_RPL_P_ID_1, "Raptorlake-P" },
|
||||||
{ PCI_DID_INTEL_RPL_P_ID_2, "Raptorlake-P" },
|
{ PCI_DID_INTEL_RPL_P_ID_2, "Raptorlake-P" },
|
||||||
{ PCI_DID_INTEL_RPL_P_ID_3, "Raptorlake-P" },
|
{ PCI_DID_INTEL_RPL_P_ID_3, "Raptorlake-P" },
|
||||||
|
@ -207,6 +215,10 @@ static struct {
|
||||||
{ PCI_DID_INTEL_ADL_S_GT2, "Alderlake S GT2" },
|
{ PCI_DID_INTEL_ADL_S_GT2, "Alderlake S GT2" },
|
||||||
{ PCI_DID_INTEL_ADL_S_GT2_1, "Alderlake S GT2" },
|
{ PCI_DID_INTEL_ADL_S_GT2_1, "Alderlake S GT2" },
|
||||||
{ PCI_DID_INTEL_ADL_S_GT2_2, "Alderlake S GT2" },
|
{ PCI_DID_INTEL_ADL_S_GT2_2, "Alderlake S GT2" },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_GT1, "Raptorlake HX GT1" },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_GT2, "Raptorlake HX GT2" },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_GT3, "Raptorlake HX GT3" },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_GT4, "Raptorlake HX GT4" },
|
||||||
{ PCI_DID_INTEL_RPL_P_GT1, "Raptorlake P GT1" },
|
{ PCI_DID_INTEL_RPL_P_GT1, "Raptorlake P GT1" },
|
||||||
{ PCI_DID_INTEL_RPL_P_GT2, "Raptorlake P GT2" },
|
{ PCI_DID_INTEL_RPL_P_GT2, "Raptorlake P GT2" },
|
||||||
{ PCI_DID_INTEL_RPL_P_GT3, "Raptorlake P GT3" },
|
{ PCI_DID_INTEL_RPL_P_GT3, "Raptorlake P GT3" },
|
||||||
|
|
|
@ -95,6 +95,11 @@ enum soc_intel_alderlake_power_limits {
|
||||||
RPL_S_201_35W_CORE,
|
RPL_S_201_35W_CORE,
|
||||||
RPL_S_201_46W_CORE,
|
RPL_S_201_46W_CORE,
|
||||||
RPL_S_201_65W_CORE,
|
RPL_S_201_65W_CORE,
|
||||||
|
RPL_HX_8_16_55W_CORE,
|
||||||
|
RPL_HX_8_12_55W_CORE,
|
||||||
|
RPL_HX_8_8_55W_CORE,
|
||||||
|
RPL_HX_6_8_55W_CORE,
|
||||||
|
RPL_HX_6_4_55W_CORE,
|
||||||
ADL_POWER_LIMITS_COUNT
|
ADL_POWER_LIMITS_COUNT
|
||||||
};
|
};
|
||||||
|
|
||||||
|
@ -109,6 +114,7 @@ enum soc_intel_alderlake_cpu_tdps {
|
||||||
TDP_35W = 35,
|
TDP_35W = 35,
|
||||||
TDP_45W = 45,
|
TDP_45W = 45,
|
||||||
TDP_46W = 46,
|
TDP_46W = 46,
|
||||||
|
TDP_55W = 55,
|
||||||
TDP_58W = 58,
|
TDP_58W = 58,
|
||||||
TDP_60W = 60,
|
TDP_60W = 60,
|
||||||
TDP_65W = 65,
|
TDP_65W = 65,
|
||||||
|
@ -188,6 +194,14 @@ static const struct {
|
||||||
{ PCI_DID_INTEL_ADL_S_ID_12, RPL_S_201_35W_CORE, TDP_35W },
|
{ PCI_DID_INTEL_ADL_S_ID_12, RPL_S_201_35W_CORE, TDP_35W },
|
||||||
{ PCI_DID_INTEL_ADL_S_ID_12, RPL_S_201_46W_CORE, TDP_46W },
|
{ PCI_DID_INTEL_ADL_S_ID_12, RPL_S_201_46W_CORE, TDP_46W },
|
||||||
{ PCI_DID_INTEL_ADL_S_ID_12, RPL_S_201_65W_CORE, TDP_65W },
|
{ PCI_DID_INTEL_ADL_S_ID_12, RPL_S_201_65W_CORE, TDP_65W },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_1, RPL_HX_8_16_55W_CORE, TDP_55W },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_2, RPL_HX_8_12_55W_CORE, TDP_55W },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_3, RPL_HX_8_8_55W_CORE, TDP_55W },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_4, RPL_HX_6_8_55W_CORE, TDP_55W },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_5, RPL_HX_6_4_55W_CORE, TDP_55W },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_6, RPL_HX_8_8_55W_CORE, TDP_55W },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_7, RPL_HX_6_8_55W_CORE, TDP_55W },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_8, RPL_HX_6_4_55W_CORE, TDP_55W },
|
||||||
};
|
};
|
||||||
|
|
||||||
/* Types of display ports */
|
/* Types of display ports */
|
||||||
|
|
|
@ -92,6 +92,36 @@ chip soc/intel/alderlake
|
||||||
.tdp_pl4 = 44,
|
.tdp_pl4 = 44,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
|
register "power_limits_config[RPL_HX_8_16_55W_CORE]" = "{
|
||||||
|
.tdp_pl1_override = 55,
|
||||||
|
.tdp_pl2_override = 157,
|
||||||
|
.tdp_pl4 = 246,
|
||||||
|
}"
|
||||||
|
|
||||||
|
register "power_limits_config[RPL_HX_8_12_55W_CORE]" = "{
|
||||||
|
.tdp_pl1_override = 55,
|
||||||
|
.tdp_pl2_override = 157,
|
||||||
|
.tdp_pl4 = 246,
|
||||||
|
}"
|
||||||
|
|
||||||
|
register "power_limits_config[RPL_HX_8_8_55W_CORE]" = "{
|
||||||
|
.tdp_pl1_override = 55,
|
||||||
|
.tdp_pl2_override = 157,
|
||||||
|
.tdp_pl4 = 246,
|
||||||
|
}"
|
||||||
|
|
||||||
|
register "power_limits_config[RPL_HX_6_8_55W_CORE]" = "{
|
||||||
|
.tdp_pl1_override = 55,
|
||||||
|
.tdp_pl2_override = 130,
|
||||||
|
.tdp_pl4 = 200,
|
||||||
|
}"
|
||||||
|
|
||||||
|
register "power_limits_config[RPL_HX_6_4_55W_CORE]" = "{
|
||||||
|
.tdp_pl1_override = 55,
|
||||||
|
.tdp_pl2_override = 130,
|
||||||
|
.tdp_pl4 = 200,
|
||||||
|
}"
|
||||||
|
|
||||||
register "power_limits_config[RPL_S_8161_35W_CORE]" = "{
|
register "power_limits_config[RPL_S_8161_35W_CORE]" = "{
|
||||||
.tdp_pl1_override = 35,
|
.tdp_pl1_override = 35,
|
||||||
.tdp_pl2_override = 106,
|
.tdp_pl2_override = 106,
|
||||||
|
|
|
@ -242,6 +242,17 @@ enum adl_cpu_type get_adl_cpu_type(void)
|
||||||
PCI_DID_INTEL_ADL_N_ID_4,
|
PCI_DID_INTEL_ADL_N_ID_4,
|
||||||
};
|
};
|
||||||
|
|
||||||
|
const uint16_t rpl_hx_mch_ids[] = {
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_1,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_2,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_3,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_4,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_5,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_6,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_7,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_8,
|
||||||
|
};
|
||||||
|
|
||||||
const uint16_t rpl_s_mch_ids[] = {
|
const uint16_t rpl_s_mch_ids[] = {
|
||||||
PCI_DID_INTEL_RPL_S_ID_1,
|
PCI_DID_INTEL_RPL_S_ID_1,
|
||||||
PCI_DID_INTEL_RPL_S_ID_2,
|
PCI_DID_INTEL_RPL_S_ID_2,
|
||||||
|
@ -287,6 +298,11 @@ enum adl_cpu_type get_adl_cpu_type(void)
|
||||||
return ADL_N;
|
return ADL_N;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
for (size_t i = 0; i < ARRAY_SIZE(rpl_hx_mch_ids); i++) {
|
||||||
|
if (rpl_hx_mch_ids[i] == mchid)
|
||||||
|
return RPL_HX;
|
||||||
|
}
|
||||||
|
|
||||||
for (size_t i = 0; i < ARRAY_SIZE(rpl_p_mch_ids); i++) {
|
for (size_t i = 0; i < ARRAY_SIZE(rpl_p_mch_ids); i++) {
|
||||||
if (rpl_p_mch_ids[i] == mchid)
|
if (rpl_p_mch_ids[i] == mchid)
|
||||||
return RPL_P;
|
return RPL_P;
|
||||||
|
@ -306,6 +322,7 @@ uint8_t get_supported_lpm_mask(void)
|
||||||
return LPM_S0i2_0 | LPM_S0i3_0;
|
return LPM_S0i2_0 | LPM_S0i3_0;
|
||||||
case ADL_S:
|
case ADL_S:
|
||||||
case RPL_S:
|
case RPL_S:
|
||||||
|
case RPL_HX:
|
||||||
return LPM_S0i2_0 | LPM_S0i2_1;
|
return LPM_S0i2_0 | LPM_S0i2_1;
|
||||||
default:
|
default:
|
||||||
printk(BIOS_ERR, "Unknown ADL CPU type: %d\n", type);
|
printk(BIOS_ERR, "Unknown ADL CPU type: %d\n", type);
|
||||||
|
|
|
@ -539,6 +539,14 @@ static uint16_t get_vccin_aux_imon_iccmax(void)
|
||||||
case PCI_DID_INTEL_ADL_S_ID_10:
|
case PCI_DID_INTEL_ADL_S_ID_10:
|
||||||
case PCI_DID_INTEL_ADL_S_ID_11:
|
case PCI_DID_INTEL_ADL_S_ID_11:
|
||||||
case PCI_DID_INTEL_ADL_S_ID_12:
|
case PCI_DID_INTEL_ADL_S_ID_12:
|
||||||
|
case PCI_DID_INTEL_RPL_HX_ID_1:
|
||||||
|
case PCI_DID_INTEL_RPL_HX_ID_2:
|
||||||
|
case PCI_DID_INTEL_RPL_HX_ID_3:
|
||||||
|
case PCI_DID_INTEL_RPL_HX_ID_4:
|
||||||
|
case PCI_DID_INTEL_RPL_HX_ID_5:
|
||||||
|
case PCI_DID_INTEL_RPL_HX_ID_6:
|
||||||
|
case PCI_DID_INTEL_RPL_HX_ID_7:
|
||||||
|
case PCI_DID_INTEL_RPL_HX_ID_8:
|
||||||
return ICC_MAX_ADL_S;
|
return ICC_MAX_ADL_S;
|
||||||
case PCI_DID_INTEL_RPL_S_ID_1:
|
case PCI_DID_INTEL_RPL_S_ID_1:
|
||||||
case PCI_DID_INTEL_RPL_S_ID_2:
|
case PCI_DID_INTEL_RPL_S_ID_2:
|
||||||
|
|
|
@ -25,6 +25,7 @@ enum adl_cpu_type {
|
||||||
ADL_N,
|
ADL_N,
|
||||||
ADL_P,
|
ADL_P,
|
||||||
ADL_S,
|
ADL_S,
|
||||||
|
RPL_HX,
|
||||||
RPL_P,
|
RPL_P,
|
||||||
RPL_S,
|
RPL_S,
|
||||||
};
|
};
|
||||||
|
|
|
@ -159,6 +159,14 @@ static const struct vr_lookup vr_config_ll[] = {
|
||||||
{ PCI_DID_INTEL_RPL_S_ID_4, 35, VR_CFG_ALL_DOMAINS_LOADLINE(1.7, 4.0) },
|
{ PCI_DID_INTEL_RPL_S_ID_4, 35, VR_CFG_ALL_DOMAINS_LOADLINE(1.7, 4.0) },
|
||||||
{ PCI_DID_INTEL_RPL_S_ID_5, 65, VR_CFG_ALL_DOMAINS_LOADLINE(1.1, 4.0) },
|
{ PCI_DID_INTEL_RPL_S_ID_5, 65, VR_CFG_ALL_DOMAINS_LOADLINE(1.1, 4.0) },
|
||||||
{ PCI_DID_INTEL_RPL_S_ID_5, 35, VR_CFG_ALL_DOMAINS_LOADLINE(1.7, 4.0) },
|
{ PCI_DID_INTEL_RPL_S_ID_5, 35, VR_CFG_ALL_DOMAINS_LOADLINE(1.7, 4.0) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_1, 55, VR_CFG_ALL_DOMAINS_LOADLINE(1.7, 4.0) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_2, 55, VR_CFG_ALL_DOMAINS_LOADLINE(1.7, 4.0) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_3, 55, VR_CFG_ALL_DOMAINS_LOADLINE(1.7, 4.0) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_4, 55, VR_CFG_ALL_DOMAINS_LOADLINE(1.7, 4.0) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_5, 55, VR_CFG_ALL_DOMAINS_LOADLINE(1.7, 4.0) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_6, 55, VR_CFG_ALL_DOMAINS_LOADLINE(1.7, 4.0) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_7, 55, VR_CFG_ALL_DOMAINS_LOADLINE(1.7, 4.0) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_8, 55, VR_CFG_ALL_DOMAINS_LOADLINE(1.7, 4.0) },
|
||||||
};
|
};
|
||||||
|
|
||||||
static const struct vr_lookup vr_config_icc[] = {
|
static const struct vr_lookup vr_config_icc[] = {
|
||||||
|
@ -210,6 +218,14 @@ static const struct vr_lookup vr_config_icc[] = {
|
||||||
{ PCI_DID_INTEL_RPL_S_ID_4, 35, VR_CFG_ALL_DOMAINS_ICC(120, 30) },
|
{ PCI_DID_INTEL_RPL_S_ID_4, 35, VR_CFG_ALL_DOMAINS_ICC(120, 30) },
|
||||||
{ PCI_DID_INTEL_RPL_S_ID_5, 65, VR_CFG_ALL_DOMAINS_ICC(140, 30) },
|
{ PCI_DID_INTEL_RPL_S_ID_5, 65, VR_CFG_ALL_DOMAINS_ICC(140, 30) },
|
||||||
{ PCI_DID_INTEL_RPL_S_ID_5, 35, VR_CFG_ALL_DOMAINS_ICC(100, 30) },
|
{ PCI_DID_INTEL_RPL_S_ID_5, 35, VR_CFG_ALL_DOMAINS_ICC(100, 30) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_1, 55, VR_CFG_ALL_DOMAINS_ICC(215, 30) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_2, 55, VR_CFG_ALL_DOMAINS_ICC(215, 30) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_3, 55, VR_CFG_ALL_DOMAINS_ICC(215, 30) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_4, 55, VR_CFG_ALL_DOMAINS_ICC(160, 30) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_5, 55, VR_CFG_ALL_DOMAINS_ICC(160, 30) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_6, 55, VR_CFG_ALL_DOMAINS_ICC(215, 30) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_7, 55, VR_CFG_ALL_DOMAINS_ICC(160, 30) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_8, 55, VR_CFG_ALL_DOMAINS_ICC(160, 30) },
|
||||||
};
|
};
|
||||||
|
|
||||||
static const struct vr_lookup vr_config_tdc_timewindow[] = {
|
static const struct vr_lookup vr_config_tdc_timewindow[] = {
|
||||||
|
@ -261,6 +277,14 @@ static const struct vr_lookup vr_config_tdc_timewindow[] = {
|
||||||
{ PCI_DID_INTEL_RPL_S_ID_4, 35, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
{ PCI_DID_INTEL_RPL_S_ID_4, 35, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
||||||
{ PCI_DID_INTEL_RPL_S_ID_5, 65, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
{ PCI_DID_INTEL_RPL_S_ID_5, 65, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
||||||
{ PCI_DID_INTEL_RPL_S_ID_5, 35, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
{ PCI_DID_INTEL_RPL_S_ID_5, 35, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_1, 55, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_2, 55, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_3, 55, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_4, 55, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_5, 55, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_6, 55, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_7, 55, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_8, 55, VR_CFG_ALL_DOMAINS_TDC(56000, 56000) },
|
||||||
};
|
};
|
||||||
|
|
||||||
static const struct vr_lookup vr_config_tdc_currentlimit[] = {
|
static const struct vr_lookup vr_config_tdc_currentlimit[] = {
|
||||||
|
@ -312,6 +336,14 @@ static const struct vr_lookup vr_config_tdc_currentlimit[] = {
|
||||||
{ PCI_DID_INTEL_RPL_S_ID_4, 35, VR_CFG_ALL_DOMAINS_TDC_CURRENT(51, 22) },
|
{ PCI_DID_INTEL_RPL_S_ID_4, 35, VR_CFG_ALL_DOMAINS_TDC_CURRENT(51, 22) },
|
||||||
{ PCI_DID_INTEL_RPL_S_ID_5, 65, VR_CFG_ALL_DOMAINS_TDC_CURRENT(69, 22) },
|
{ PCI_DID_INTEL_RPL_S_ID_5, 65, VR_CFG_ALL_DOMAINS_TDC_CURRENT(69, 22) },
|
||||||
{ PCI_DID_INTEL_RPL_S_ID_5, 35, VR_CFG_ALL_DOMAINS_TDC_CURRENT(44, 22) },
|
{ PCI_DID_INTEL_RPL_S_ID_5, 35, VR_CFG_ALL_DOMAINS_TDC_CURRENT(44, 22) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_1, 55, VR_CFG_ALL_DOMAINS_TDC_CURRENT(89, 22) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_2, 55, VR_CFG_ALL_DOMAINS_TDC_CURRENT(89, 22) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_3, 55, VR_CFG_ALL_DOMAINS_TDC_CURRENT(89, 22) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_4, 55, VR_CFG_ALL_DOMAINS_TDC_CURRENT(89, 22) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_5, 55, VR_CFG_ALL_DOMAINS_TDC_CURRENT(89, 22) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_6, 55, VR_CFG_ALL_DOMAINS_TDC_CURRENT(89, 22) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_7, 55, VR_CFG_ALL_DOMAINS_TDC_CURRENT(89, 22) },
|
||||||
|
{ PCI_DID_INTEL_RPL_HX_ID_8, 55, VR_CFG_ALL_DOMAINS_TDC_CURRENT(89, 22) },
|
||||||
};
|
};
|
||||||
|
|
||||||
static void fill_vr_fast_vmode(FSP_S_CONFIG *s_cfg,
|
static void fill_vr_fast_vmode(FSP_S_CONFIG *s_cfg,
|
||||||
|
|
|
@ -316,6 +316,10 @@ static const unsigned short pci_device_ids[] = {
|
||||||
PCI_DID_INTEL_RPL_S_GT1_1,
|
PCI_DID_INTEL_RPL_S_GT1_1,
|
||||||
PCI_DID_INTEL_RPL_S_GT1_2,
|
PCI_DID_INTEL_RPL_S_GT1_2,
|
||||||
PCI_DID_INTEL_RPL_S_GT1_3,
|
PCI_DID_INTEL_RPL_S_GT1_3,
|
||||||
|
PCI_DID_INTEL_RPL_HX_GT1,
|
||||||
|
PCI_DID_INTEL_RPL_HX_GT2,
|
||||||
|
PCI_DID_INTEL_RPL_HX_GT3,
|
||||||
|
PCI_DID_INTEL_RPL_HX_GT4,
|
||||||
0,
|
0,
|
||||||
};
|
};
|
||||||
|
|
||||||
|
|
|
@ -436,6 +436,14 @@ static const unsigned short systemagent_ids[] = {
|
||||||
PCI_DID_INTEL_ADL_N_ID_2,
|
PCI_DID_INTEL_ADL_N_ID_2,
|
||||||
PCI_DID_INTEL_ADL_N_ID_3,
|
PCI_DID_INTEL_ADL_N_ID_3,
|
||||||
PCI_DID_INTEL_ADL_N_ID_4,
|
PCI_DID_INTEL_ADL_N_ID_4,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_1,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_2,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_3,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_4,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_5,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_6,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_7,
|
||||||
|
PCI_DID_INTEL_RPL_HX_ID_8,
|
||||||
PCI_DID_INTEL_RPL_S_ID_1,
|
PCI_DID_INTEL_RPL_S_ID_1,
|
||||||
PCI_DID_INTEL_RPL_S_ID_2,
|
PCI_DID_INTEL_RPL_S_ID_2,
|
||||||
PCI_DID_INTEL_RPL_S_ID_3,
|
PCI_DID_INTEL_RPL_S_ID_3,
|
||||||
|
|
Loading…
Reference in New Issue