src/southbridge/intel/i82801ix: Add GPIO register locations
Change-Id: I226a1a6bc6b1f921c03f8ec57875a88314928aeb Signed-off-by: Timothy Pearson <tpearson@raptorengineeringinc.com> Reviewed-on: http://review.coreboot.org/9318 Tested-by: build bot (Jenkins) Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net> Reviewed-by: Aaron Durbin <adurbin@chromium.org>
This commit is contained in:
parent
1abd0ddfae
commit
58649b058b
|
@ -1,6 +1,7 @@
|
||||||
/*
|
/*
|
||||||
* This file is part of the coreboot project.
|
* This file is part of the coreboot project.
|
||||||
*
|
*
|
||||||
|
* Copyright (C) 2015 Timothy Pearson <tpearson@raptorengineeringinc.com>, Raptor Engineering
|
||||||
* Copyright (C) 2008-2009 coresystems GmbH
|
* Copyright (C) 2008-2009 coresystems GmbH
|
||||||
* 2012 secunet Security Networks AG
|
* 2012 secunet Security Networks AG
|
||||||
*
|
*
|
||||||
|
@ -76,6 +77,15 @@
|
||||||
#define ALT_GP_SMI_STS 0x3a
|
#define ALT_GP_SMI_STS 0x3a
|
||||||
|
|
||||||
|
|
||||||
|
#define GP_IO_USE_SEL 0x00
|
||||||
|
#define GP_IO_SEL 0x04
|
||||||
|
#define GP_LVL 0x0c
|
||||||
|
#define GPO_BLINK 0x18
|
||||||
|
#define GPI_INV 0x2c
|
||||||
|
#define GP_IO_USE_SEL2 0x30
|
||||||
|
#define GP_IO_SEL2 0x34
|
||||||
|
#define GP_LVL2 0x38
|
||||||
|
|
||||||
#define DEBUG_PERIODIC_SMIS 0
|
#define DEBUG_PERIODIC_SMIS 0
|
||||||
|
|
||||||
#define MAINBOARD_POWER_OFF 0
|
#define MAINBOARD_POWER_OFF 0
|
||||||
|
|
Loading…
Reference in New Issue