ARMV7: minor tweaks to inter-stage calling and payload handling.
Payloads, by design, can return. There's lots of mechanism in the payload code to support it, and the chooser payload relies on it. Hence, we should not mark the function call in exit_stage as noreturn. Not all ARM have unified caches, and it's not always easy to tell what to do. So we are very paranoid. Before we call between stages, we should carefully flush the dcache to memory and invalidate the icache. This may be more than is necessary on all architectures but it doesn't really hurt for the most part. So compile cache management code into all stages, and call the flush dcache/invalidate icache from all stages. Change-Id: Ib9cc625c4dfd2d7d4b3c69a74686cc655a9d6484 Signed-off-by: Ronald G. Minnich <rminnich@gmail.com> Reviewed-on: http://review.coreboot.org/2462 Tested-by: build bot (Jenkins) Reviewed-by: Stefan Reinauer <stefan.reinauer@coreboot.org>
This commit is contained in:
parent
c9f35f5300
commit
601b27596f
|
@ -1,5 +1,7 @@
|
|||
bootblock-y += syslib.c
|
||||
bootblock-$(CONFIG_EARLY_CONSOLE) += early_console.c
|
||||
bootblock-y += cache_v7.c
|
||||
bootblock-y += cache-cp15.c
|
||||
|
||||
romstage-y += cache_v7.c
|
||||
romstage-y += cache-cp15.c
|
||||
|
@ -14,6 +16,7 @@ ramstage-y += div64.S
|
|||
#ramstage-y += memcpy.S
|
||||
#ramstage-y += memset.S
|
||||
ramstage-y += syslib.c
|
||||
ramstage-y += cache_v7.c
|
||||
|
||||
#FIXME(dhendrix): should this be a config option?
|
||||
romstage-y += eabi_compat.c
|
||||
|
|
|
@ -46,8 +46,12 @@ static void set_section_dcache(int section, enum dcache_option option)
|
|||
/*
|
||||
* FIXME(dhendrix): This calculation is from arch/arm/lib/board.c
|
||||
* in u-boot. We may need to subtract more due to logging.
|
||||
* FIXME(rminnich)
|
||||
* The cast avoids an incorrect overflow diagnostic.
|
||||
* We really need to start adding ULL to constants that are
|
||||
* intrinsically unsigned.
|
||||
*/
|
||||
tlb_addr = (CONFIG_SYS_SDRAM_BASE + (CONFIG_DRAM_SIZE_MB << 20UL));
|
||||
tlb_addr = ((u32)CONFIG_SYS_SDRAM_BASE + (CONFIG_DRAM_SIZE_MB << 20UL));
|
||||
tlb_addr -= tlb_size;
|
||||
/* round down to next 64KB limit */
|
||||
tlb_addr &= ~(0x10000 - 1);
|
||||
|
|
|
@ -32,14 +32,28 @@
|
|||
*/
|
||||
|
||||
#include <arch/stages.h>
|
||||
#include <arch/armv7/include/common.h>
|
||||
|
||||
void stage_entry(void)
|
||||
{
|
||||
main();
|
||||
}
|
||||
|
||||
/* we had marked 'doit' as 'noreturn'.
|
||||
* There is no apparent harm in leaving it as something we can return from, and in the one
|
||||
* case where we call a payload, the payload is allowed to return.
|
||||
* Hence, leave it as something we can return from.
|
||||
*/
|
||||
void stage_exit(void *addr)
|
||||
{
|
||||
__attribute__((noreturn)) void (*doit)(void) = addr;
|
||||
void (*doit)(void) = addr;
|
||||
/* make sure any code we installed is written to memory. Not all ARM have
|
||||
* unified caches.
|
||||
*/
|
||||
flush_dcache_all();
|
||||
/* Because most stages copy code to memory, it's a safe and hygienic thing
|
||||
* to flush the icache here.
|
||||
*/
|
||||
invalidate_icache_all();
|
||||
doit();
|
||||
}
|
||||
|
|
|
@ -1,2 +1,3 @@
|
|||
ramstage-y += cache.c
|
||||
romstage-y += cache.c
|
||||
bootblock-y += cache.c
|
||||
|
|
|
@ -9,6 +9,7 @@ bootblock-$(CONFIG_EARLY_CONSOLE) += clock_init.c
|
|||
bootblock-$(CONFIG_EARLY_CONSOLE) += clock.c
|
||||
bootblock-$(CONFIG_EARLY_CONSOLE) += soc.c
|
||||
bootblock-$(CONFIG_EARLY_CONSOLE) += uart.c
|
||||
bootblock-y += exynos_cache.c
|
||||
|
||||
romstage-y += clock.c
|
||||
romstage-y += clock_init.c
|
||||
|
@ -28,6 +29,7 @@ ramstage-y += power.c
|
|||
ramstage-y += soc.c
|
||||
ramstage-$(CONFIG_CONSOLE_SERIAL_UART) += uart.c
|
||||
ramstage-y += cpu.c
|
||||
ramstage-y += exynos_cache.c
|
||||
|
||||
#ramstage-$(CONFIG_SATA_AHCI) += sata.c
|
||||
|
||||
|
|
Loading…
Reference in New Issue