mediatek/mt8173: configure audio

BRANCH=none
BUG=none
TEST=build and verified pass on oak board

Change-Id: I2680f6b87614362dffb27490bdeedf7125006c3f
Signed-off-by: Patrick Georgi <pgeorgi@chromium.org>
Original-Commit-Id: bc2bb9f5b461ec848df8aba07940b895401004f8
Original-Change-Id: I848468cec04a36659fbb4b898dff9368305d72ac
Original-Signed-off-by: Koro Chen <koro.chen@mediatek.com>
Original-Reviewed-on: https://chromium-review.googlesource.com/292683
Original-Commit-Ready: Yidi Lin <yidi.lin@mediatek.com>
Original-Tested-by: Yidi Lin <yidi.lin@mediatek.com>
Original-Reviewed-by: Julius Werner <jwerner@chromium.org>
Reviewed-on: https://review.coreboot.org/13091
Tested-by: build bot (Jenkins)
Reviewed-by: Martin Roth <martinroth@google.com>
This commit is contained in:
Koro Chen 2015-07-31 17:11:04 +08:00 committed by Patrick Georgi
parent 5d7c38ffa9
commit 64a6b9229a
3 changed files with 72 additions and 16 deletions

View File

@ -56,11 +56,13 @@ romstage-y += mmu_operations.c
ramstage-y += cbmem.c ramstage-y += cbmem.c
ramstage-y += spi.c ramstage-y += spi.c
ramstage-y += cbfs.c ramstage-y += cbfs.c
ramstage-y += soc.c ramstage-y += soc.c mtcmos.c
ramstage-y += timer.c ramstage-y += timer.c
ramstage-$(CONFIG_DRIVERS_UART) += uart.c ramstage-$(CONFIG_DRIVERS_UART) += uart.c
ramstage-y += pmic_wrap.c mt6391.c
ramstage-y += gpio.c ramstage-y += gpio.c
ramstage-y += wdt.c ramstage-y += wdt.c
ramstage-y += pll.c
################################################################################ ################################################################################

View File

@ -262,21 +262,14 @@ enum{
}; };
enum ldo_power { enum ldo_power {
LDO_VCAMD, LDO_VCAMD = 0, /* VGP1 */
LDO_VCAMIO, LDO_VCAMIO = 1, /* VGP2 */
LDO_VCAMAF, LDO_VCAMAF = 2, /* VGP3 */
LDO_VGP4, LDO_VGP4 = 3,
LDO_VGP5, LDO_VGP5 = 4,
LDO_VGP6, LDO_VGP6 = 5,
LDO_VTCXO, /* special, not part of main register set */
LDO_VA28, LDO_VCAMA = 6,
LDO_VCAMA,
LDO_VIO28,
LDO_VUSB,
LDO_VMC,
LDO_VMCH,
LDO_VEMC3V3,
LDO_VIBR,
}; };
enum ldo_voltage { enum ldo_voltage {
@ -326,6 +319,50 @@ enum mt6391_pull_select {
MT6391_GPIO_PULL_UP = 1, MT6391_GPIO_PULL_UP = 1,
}; };
enum {
MT6391_PMU_INT = 0,
MT6391_SRCVOLTEN = 1,
MT6391_SRCLKEN_PERI = 2,
MT6391_RTC32K_1V8 = 3,
MT6391_WRAP_EVENT = 4,
MT6391_SPI_CLK = 5,
MT6391_SPI_CSN = 6,
MT6391_SPI_MOSI = 7,
MT6391_SPI_MISO = 8,
MT6391_AUD_CLK_MOSI = 9,
MT6391_AUD_DAT_MISO = 10,
MT6391_AUD_DAT_MOSI = 11,
MT6391_KP_COL0 = 12,
MT6391_KP_COL1 = 13,
MT6391_KP_COL2 = 14,
MT6391_KP_COL3 = 15,
MT6391_KP_COL4 = 16,
MT6391_KP_COL5 = 17,
MT6391_KP_COL6 = 18,
MT6391_KP_COL7 = 19,
MT6391_KP_ROW0 = 20,
MT6391_KP_ROW1 = 21,
MT6391_KP_ROW2 = 22,
MT6391_KP_ROW3 = 23,
MT6391_KP_ROW4 = 24,
MT6391_KP_ROW5 = 25,
MT6391_KP_ROW6 = 26,
MT6391_KP_ROW7 = 27,
MT6391_VMSEL1 = 28,
MT6391_VMSEL2 = 29,
MT6391_PWM = 30,
MT6391_SCL0 = 31,
MT6391_SDA0 = 32,
MT6391_SCL1 = 33,
MT6391_SDA1 = 34,
MT6391_SCL2 = 35,
MT6391_SDA2 = 36,
MT6391_HDMISD = 37,
MT6391_HDMISCK = 38,
MT6391_HTPLG = 39,
MT6391_CEC = 40,
};
/* /*
* PMIC GPIO Exported Function * PMIC GPIO Exported Function
*/ */

View File

@ -59,6 +59,19 @@ void mt6391_write(u16 reg, u16 val, u32 mask, u32 shift)
return; return;
} }
static void mt6391_configure_vcama(enum ldo_voltage vsel)
{
/* 2'b00: 1.5V
* 2'b01: 1.8V
* 2'b10: 2.5V
* 2'b11: 2.8V
*/
mt6391_write(PMIC_RG_ANALDO_CON6, vsel - 2, PMIC_RG_VCAMA_VOSEL_MASK,
PMIC_RG_VCAMA_VOSEL_SHIFT);
mt6391_write(PMIC_RG_ANALDO_CON2, 1, PMIC_RG_VCAMA_EN_MASK,
PMIC_RG_VCAMA_EN_SHIFT);
}
void mt6391_configure_ldo(enum ldo_power ldo, enum ldo_voltage vsel) void mt6391_configure_ldo(enum ldo_power ldo, enum ldo_voltage vsel)
{ {
u16 addr; u16 addr;
@ -78,6 +91,10 @@ void mt6391_configure_ldo(enum ldo_power ldo, enum ldo_voltage vsel)
if (vsel == LDO_2P0) if (vsel == LDO_2P0)
vsel = 7; vsel = 7;
break; break;
case LDO_VCAMA:
assert(vsel > LDO_1P3 && vsel < LDO_3P0);
mt6391_configure_vcama(vsel);
return;
default: default:
break; break;
} }