soc/intel/denverton_ns: Sanity check MMCONF_BASE_ADDRESS

According to received feedback, FSP-T enables MMCONF at address
0xe0000000 with 256 busses. Sanity-check that Kconfig matches that.

Add MMCONF_BUS_NUMBER such that MCFG in ACPI will be correct.

Change-Id: I01309638a9f4ada71e5e3789db34892ed4abfa3b
Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/50665
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Angel Pons <th3fanbus@gmail.com>
This commit is contained in:
Kyösti Mälkki 2021-02-14 15:06:50 +02:00 committed by Nick Vaccaro
parent 891d53665b
commit 6fcee7533c
4 changed files with 42 additions and 15 deletions

View File

@ -47,6 +47,10 @@ config CPU_SPECIFIC_OPTIONS
config MMCONF_BASE_ADDRESS
default 0xe0000000
config MMCONF_BUS_NUMBER
int
default 256
config FSP_HEADER_PATH
default "3rdparty/fsp/DenvertonNSFspBinPkg/Include/"

View File

@ -83,19 +83,10 @@ acpi_cstate_t *soc_get_cstate_map(size_t *entries)
unsigned long acpi_fill_mcfg(unsigned long current)
{
u32 pciexbar_reg;
int max_buses;
pciexbar_reg = get_pciebase();
max_buses = get_pcielength();
if (!pciexbar_reg)
return current;
current += acpi_create_mcfg_mmconfig((acpi_mcfg_mmconfig_t *)current,
pciexbar_reg, 0x0, 0x0,
(u8)(max_buses - 1));
/* PCI Segment Group 0, Start Bus Number 0, End Bus Number is 255 */
current += acpi_create_mcfg_mmconfig((void *)current,
CONFIG_MMCONF_BASE_ADDRESS, 0, 0,
CONFIG_MMCONF_BUS_NUMBER - 1);
return current;
}

View File

@ -122,7 +122,7 @@ Device (PDRC)
Name (PDRS, ResourceTemplate() {
// PCIEXBAR memory range
Memory32Fixed(ReadOnly, CONFIG_MMCONF_BASE_ADDRESS, 0x10000000)
Memory32Fixed(ReadOnly, CONFIG_MMCONF_BASE_ADDRESS, CONFIG_MMCONF_LENGTH)
// TSEG
Memory32Fixed(ReadOnly, 0x00000000, 0x00000000, TSMB)
})

View File

@ -1,12 +1,16 @@
/* SPDX-License-Identifier: GPL-2.0-or-later */
#include <assert.h>
#include <bootblock_common.h>
#include <device/pci.h>
#include <device/pci_ops.h>
#include <FsptUpd.h>
#include <intelblocks/fast_spi.h>
#include <soc/bootblock.h>
#include <soc/iomap.h>
#include <soc/pci_devs.h>
#include <soc/systemagent.h>
#include <spi-generic.h>
#include <stdint.h>
#include <console/console.h>
const FSPT_UPD temp_ram_init_params = {
@ -48,6 +52,32 @@ asmlinkage void bootblock_c_entry(uint64_t base_timestamp)
bootblock_main_with_basetime(base_timestamp);
};
static void sanity_check_pci_mmconf(void)
{
u32 pciexbar, base = 0, length = 0;
pciexbar = pci_io_read_config32(PCH_SA_DEV, PCIEXBAR);
assert(pciexbar & (1 << 0));
switch (pciexbar & MASK_PCIEXBAR_LENGTH) {
case MASK_PCIEXBAR_LENGTH_256M:
base = pciexbar & MASK_PCIEXBAR_256M;
length = 256;
break;
case MASK_PCIEXBAR_LENGTH_128M:
base = pciexbar & MASK_PCIEXBAR_128M;
length = 128;
break;
case MASK_PCIEXBAR_LENGTH_64M:
base = pciexbar & MASK_PCIEXBAR_64M;
length = 64;
break;
}
assert(base == CONFIG_MMCONF_BASE_ADDRESS);
assert(length == CONFIG_MMCONF_BUS_NUMBER);
}
void bootblock_soc_early_init(void)
{
@ -58,6 +88,8 @@ void bootblock_soc_early_init(void)
void bootblock_soc_init(void)
{
sanity_check_pci_mmconf();
if (CONFIG(BOOTBLOCK_CONSOLE))
printk(BIOS_DEBUG, "FSP TempRamInit successful...\n");
};