PPC 4XX support
git-svn-id: svn://svn.coreboot.org/coreboot/trunk@1056 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1
This commit is contained in:
parent
bd0ac35a77
commit
714caaea38
|
@ -0,0 +1,415 @@
|
||||||
|
/*----------------------------------------------------------------------------+
|
||||||
|
|
|
||||||
|
| This source code has been made available to you by IBM on an AS-IS
|
||||||
|
| basis. Anyone receiving this source is licensed under IBM
|
||||||
|
| copyrights to use it in any way he or she deems fit, including
|
||||||
|
| copying it, modifying it, compiling it, and redistributing it either
|
||||||
|
| with or without modifications. No license under IBM patents or
|
||||||
|
| patent applications is to be implied by the copyright license.
|
||||||
|
|
|
||||||
|
| Any user of this software should understand that IBM cannot provide
|
||||||
|
| technical support for this software and will not be responsible for
|
||||||
|
| any consequences resulting from the use of this software.
|
||||||
|
|
|
||||||
|
| Any person who transfers this source code or any derivative work
|
||||||
|
| must include the IBM copyright notice, this paragraph, and the
|
||||||
|
| preceding two paragraphs in the transferred software.
|
||||||
|
|
|
||||||
|
| COPYRIGHT I B M CORPORATION 1999
|
||||||
|
| LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
|
||||||
|
+----------------------------------------------------------------------------*/
|
||||||
|
|
||||||
|
#ifndef __PPC4XX_H__
|
||||||
|
#define __PPC4XX_H__
|
||||||
|
|
||||||
|
/*--------------------------------------------------------------------- */
|
||||||
|
/* Special Purpose Registers */
|
||||||
|
/*--------------------------------------------------------------------- */
|
||||||
|
#define srr2 0x3de /* save/restore register 2 */
|
||||||
|
#define srr3 0x3df /* save/restore register 3 */
|
||||||
|
#define dbsr 0x3f0 /* debug status register */
|
||||||
|
#define dbcr0 0x3f2 /* debug control register 0 */
|
||||||
|
#define dbcr1 0x3bd /* debug control register 1 */
|
||||||
|
#define iac1 0x3f4 /* instruction address comparator 1 */
|
||||||
|
#define iac2 0x3f5 /* instruction address comparator 2 */
|
||||||
|
#define iac3 0x3b4 /* instruction address comparator 3 */
|
||||||
|
#define iac4 0x3b5 /* instruction address comparator 4 */
|
||||||
|
#define dac1 0x3f6 /* data address comparator 1 */
|
||||||
|
#define dac2 0x3f7 /* data address comparator 2 */
|
||||||
|
#define dccr 0x3fa /* data cache control register */
|
||||||
|
#define iccr 0x3fb /* instruction cache control register */
|
||||||
|
#define esr 0x3d4 /* execption syndrome register */
|
||||||
|
#define dear 0x3d5 /* data exeption address register */
|
||||||
|
#define evpr 0x3d6 /* exeption vector prefix register */
|
||||||
|
#define tsr 0x3d8 /* timer status register */
|
||||||
|
#define tcr 0x3da /* timer control register */
|
||||||
|
#define pit 0x3db /* programmable interval timer */
|
||||||
|
#define sgr 0x3b9 /* storage guarded reg */
|
||||||
|
#define dcwr 0x3ba /* data cache write-thru reg*/
|
||||||
|
#define sler 0x3bb /* storage little-endian reg */
|
||||||
|
#define cdbcr 0x3d7 /* cache debug cntrl reg */
|
||||||
|
#define icdbdr 0x3d3 /* instr cache dbug data reg*/
|
||||||
|
#define ccr0 0x3b3 /* core configuration register */
|
||||||
|
#define dvc1 0x3b6 /* data value compare register 1 */
|
||||||
|
#define dvc2 0x3b7 /* data value compare register 2 */
|
||||||
|
#define pid 0x3b1 /* process ID */
|
||||||
|
#define su0r 0x3bc /* storage user-defined register 0 */
|
||||||
|
#define zpr 0x3b0 /* zone protection regsiter */
|
||||||
|
|
||||||
|
#define tbl 0x11c /* time base lower - privileged write */
|
||||||
|
#define tbu 0x11d /* time base upper - privileged write */
|
||||||
|
|
||||||
|
#define sprg4r 0x104 /* Special purpose general 4 - read only */
|
||||||
|
#define sprg5r 0x105 /* Special purpose general 5 - read only */
|
||||||
|
#define sprg6r 0x106 /* Special purpose general 6 - read only */
|
||||||
|
#define sprg7r 0x107 /* Special purpose general 7 - read only */
|
||||||
|
#define sprg4w 0x114 /* Special purpose general 4 - write only */
|
||||||
|
#define sprg5w 0x115 /* Special purpose general 5 - write only */
|
||||||
|
#define sprg6w 0x116 /* Special purpose general 6 - write only */
|
||||||
|
#define sprg7w 0x117 /* Special purpose general 7 - write only */
|
||||||
|
|
||||||
|
/******************************************************************************
|
||||||
|
* Special for PPC405GP
|
||||||
|
******************************************************************************/
|
||||||
|
|
||||||
|
/******************************************************************************
|
||||||
|
* DMA
|
||||||
|
******************************************************************************/
|
||||||
|
#define DMA_DCR_BASE 0x100
|
||||||
|
#define dmacr0 (DMA_DCR_BASE+0x00) /* DMA channel control register 0 */
|
||||||
|
#define dmact0 (DMA_DCR_BASE+0x01) /* DMA count register 0 */
|
||||||
|
#define dmada0 (DMA_DCR_BASE+0x02) /* DMA destination address register 0 */
|
||||||
|
#define dmasa0 (DMA_DCR_BASE+0x03) /* DMA source address register 0 */
|
||||||
|
#define dmasb0 (DMA_DCR_BASE+0x04) /* DMA scatter/gather descriptor addr 0 */
|
||||||
|
#define dmacr1 (DMA_DCR_BASE+0x08) /* DMA channel control register 1 */
|
||||||
|
#define dmact1 (DMA_DCR_BASE+0x09) /* DMA count register 1 */
|
||||||
|
#define dmada1 (DMA_DCR_BASE+0x0a) /* DMA destination address register 1 */
|
||||||
|
#define dmasa1 (DMA_DCR_BASE+0x0b) /* DMA source address register 1 */
|
||||||
|
#define dmasb1 (DMA_DCR_BASE+0x0c) /* DMA scatter/gather descriptor addr 1 */
|
||||||
|
#define dmacr2 (DMA_DCR_BASE+0x10) /* DMA channel control register 2 */
|
||||||
|
#define dmact2 (DMA_DCR_BASE+0x11) /* DMA count register 2 */
|
||||||
|
#define dmada2 (DMA_DCR_BASE+0x12) /* DMA destination address register 2 */
|
||||||
|
#define dmasa2 (DMA_DCR_BASE+0x13) /* DMA source address register 2 */
|
||||||
|
#define dmasb2 (DMA_DCR_BASE+0x14) /* DMA scatter/gather descriptor addr 2 */
|
||||||
|
#define dmacr3 (DMA_DCR_BASE+0x18) /* DMA channel control register 3 */
|
||||||
|
#define dmact3 (DMA_DCR_BASE+0x19) /* DMA count register 3 */
|
||||||
|
#define dmada3 (DMA_DCR_BASE+0x1a) /* DMA destination address register 3 */
|
||||||
|
#define dmasa3 (DMA_DCR_BASE+0x1b) /* DMA source address register 3 */
|
||||||
|
#define dmasb3 (DMA_DCR_BASE+0x1c) /* DMA scatter/gather descriptor addr 3 */
|
||||||
|
#define dmasr (DMA_DCR_BASE+0x20) /* DMA status register */
|
||||||
|
#define dmasgc (DMA_DCR_BASE+0x23) /* DMA scatter/gather command register */
|
||||||
|
#define dmaadr (DMA_DCR_BASE+0x24) /* DMA address decode register */
|
||||||
|
|
||||||
|
/******************************************************************************
|
||||||
|
* Universal interrupt controller
|
||||||
|
******************************************************************************/
|
||||||
|
#define UIC_DCR_BASE 0xc0
|
||||||
|
#define uicsr (UIC_DCR_BASE+0x0) /* UIC status */
|
||||||
|
#define uicsrs (UIC_DCR_BASE+0x1) /* UIC status set */
|
||||||
|
#define uicer (UIC_DCR_BASE+0x2) /* UIC enable */
|
||||||
|
#define uiccr (UIC_DCR_BASE+0x3) /* UIC critical */
|
||||||
|
#define uicpr (UIC_DCR_BASE+0x4) /* UIC polarity */
|
||||||
|
#define uictr (UIC_DCR_BASE+0x5) /* UIC triggering */
|
||||||
|
#define uicmsr (UIC_DCR_BASE+0x6) /* UIC masked status */
|
||||||
|
#define uicvr (UIC_DCR_BASE+0x7) /* UIC vector */
|
||||||
|
#define uicvcr (UIC_DCR_BASE+0x8) /* UIC vector configuration */
|
||||||
|
|
||||||
|
/*-----------------------------------------------------------------------------+
|
||||||
|
| Universal interrupt controller interrupts
|
||||||
|
+-----------------------------------------------------------------------------*/
|
||||||
|
#define UIC_UART0 0x80000000 /* UART 0 */
|
||||||
|
#define UIC_UART1 0x40000000 /* UART 1 */
|
||||||
|
#define UIC_IIC 0x20000000 /* IIC */
|
||||||
|
#define UIC_EXT_MAST 0x10000000 /* External Master */
|
||||||
|
#define UIC_PCI 0x08000000 /* PCI write to command reg */
|
||||||
|
#define UIC_DMA0 0x04000000 /* DMA chan. 0 */
|
||||||
|
#define UIC_DMA1 0x02000000 /* DMA chan. 1 */
|
||||||
|
#define UIC_DMA2 0x01000000 /* DMA chan. 2 */
|
||||||
|
#define UIC_DMA3 0x00800000 /* DMA chan. 3 */
|
||||||
|
#define UIC_EMAC_WAKE 0x00400000 /* EMAC wake up */
|
||||||
|
#define UIC_MAL_SERR 0x00200000 /* MAL SERR */
|
||||||
|
#define UIC_MAL_TXEOB 0x00100000 /* MAL TXEOB */
|
||||||
|
#define UIC_MAL_RXEOB 0x00080000 /* MAL RXEOB */
|
||||||
|
#define UIC_MAL_TXDE 0x00040000 /* MAL TXDE */
|
||||||
|
#define UIC_MAL_RXDE 0x00020000 /* MAL RXDE */
|
||||||
|
#define UIC_ENET 0x00010000 /* Ethernet */
|
||||||
|
#define UIC_EXT_PCI_SERR 0x00008000 /* External PCI SERR# */
|
||||||
|
#define UIC_ECC_CE 0x00004000 /* ECC Correctable Error */
|
||||||
|
#define UIC_PCI_PM 0x00002000 /* PCI Power Management */
|
||||||
|
#define UIC_EXT0 0x00000040 /* External interrupt 0 */
|
||||||
|
#define UIC_EXT1 0x00000020 /* External interrupt 1 */
|
||||||
|
#define UIC_EXT2 0x00000010 /* External interrupt 2 */
|
||||||
|
#define UIC_EXT3 0x00000008 /* External interrupt 3 */
|
||||||
|
#define UIC_EXT4 0x00000004 /* External interrupt 4 */
|
||||||
|
#define UIC_EXT5 0x00000002 /* External interrupt 5 */
|
||||||
|
#define UIC_EXT6 0x00000001 /* External interrupt 6 */
|
||||||
|
|
||||||
|
/******************************************************************************
|
||||||
|
* SDRAM Controller
|
||||||
|
******************************************************************************/
|
||||||
|
#define SDRAM_DCR_BASE 0x10
|
||||||
|
#define memcfga (SDRAM_DCR_BASE+0x0) /* Memory configuration address reg */
|
||||||
|
#define memcfgd (SDRAM_DCR_BASE+0x1) /* Memory configuration data reg */
|
||||||
|
/* values for memcfga register - indirect addressing of these regs */
|
||||||
|
#ifndef CONFIG_405EP
|
||||||
|
#define mem_besra 0x00 /* bus error syndrome reg a */
|
||||||
|
#define mem_besrsa 0x04 /* bus error syndrome reg set a */
|
||||||
|
#define mem_besrb 0x08 /* bus error syndrome reg b */
|
||||||
|
#define mem_besrsb 0x0c /* bus error syndrome reg set b */
|
||||||
|
#define mem_bear 0x10 /* bus error address reg */
|
||||||
|
#endif
|
||||||
|
#define mem_mcopt1 0x20 /* memory controller options 1 */
|
||||||
|
#define mem_rtr 0x30 /* refresh timer reg */
|
||||||
|
#define mem_pmit 0x34 /* power management idle timer */
|
||||||
|
#define mem_mb0cf 0x40 /* memory bank 0 configuration */
|
||||||
|
#define mem_mb1cf 0x44 /* memory bank 1 configuration */
|
||||||
|
#define mem_mb2cf 0x48 /* memory bank 2 configuration */
|
||||||
|
#define mem_mb3cf 0x4c /* memory bank 3 configuration */
|
||||||
|
#define mem_sdtr1 0x80 /* timing reg 1 */
|
||||||
|
#ifndef CONFIG_405EP
|
||||||
|
#define mem_ecccf 0x94 /* ECC configuration */
|
||||||
|
#define mem_eccerr 0x98 /* ECC error status */
|
||||||
|
#endif
|
||||||
|
|
||||||
|
/******************************************************************************
|
||||||
|
* Decompression Controller
|
||||||
|
******************************************************************************/
|
||||||
|
#define DECOMP_DCR_BASE 0x14
|
||||||
|
#define kiar (DECOMP_DCR_BASE+0x0) /* Decompression controller addr reg */
|
||||||
|
#define kidr (DECOMP_DCR_BASE+0x1) /* Decompression controller data reg */
|
||||||
|
/* values for kiar register - indirect addressing of these regs */
|
||||||
|
#define kitor0 0x00 /* index table origin register 0 */
|
||||||
|
#define kitor1 0x01 /* index table origin register 1 */
|
||||||
|
#define kitor2 0x02 /* index table origin register 2 */
|
||||||
|
#define kitor3 0x03 /* index table origin register 3 */
|
||||||
|
#define kaddr0 0x04 /* address decode definition regsiter 0 */
|
||||||
|
#define kaddr1 0x05 /* address decode definition regsiter 1 */
|
||||||
|
#define kconf 0x40 /* decompression core config register */
|
||||||
|
#define kid 0x41 /* decompression core ID register */
|
||||||
|
#define kver 0x42 /* decompression core version # reg */
|
||||||
|
#define kpear 0x50 /* bus error addr reg (PLB addr) */
|
||||||
|
#define kbear 0x51 /* bus error addr reg (DCP to EBIU addr)*/
|
||||||
|
#define kesr0 0x52 /* bus error status reg 0 (R/clear) */
|
||||||
|
#define kesr0s 0x53 /* bus error status reg 0 (set) */
|
||||||
|
/* There are 0x400 of the following registers, from krom0 to krom3ff*/
|
||||||
|
/* Only the first one is given here. */
|
||||||
|
#define krom0 0x400 /* SRAM/ROM read/write */
|
||||||
|
|
||||||
|
/******************************************************************************
|
||||||
|
* Power Management
|
||||||
|
******************************************************************************/
|
||||||
|
#define POWERMAN_DCR_BASE 0xb8
|
||||||
|
#define cpmsr (POWERMAN_DCR_BASE+0x0) /* Power management status */
|
||||||
|
#define cpmer (POWERMAN_DCR_BASE+0x1) /* Power management enable */
|
||||||
|
#define cpmfr (POWERMAN_DCR_BASE+0x2) /* Power management force */
|
||||||
|
|
||||||
|
/******************************************************************************
|
||||||
|
* Extrnal Bus Controller
|
||||||
|
******************************************************************************/
|
||||||
|
#define EBC_DCR_BASE 0x12
|
||||||
|
#define ebccfga (EBC_DCR_BASE+0x0) /* External bus controller addr reg */
|
||||||
|
#define ebccfgd (EBC_DCR_BASE+0x1) /* External bus controller data reg */
|
||||||
|
/* values for ebccfga register - indirect addressing of these regs */
|
||||||
|
#define pb0cr 0x00 /* periph bank 0 config reg */
|
||||||
|
#define pb1cr 0x01 /* periph bank 1 config reg */
|
||||||
|
#define pb2cr 0x02 /* periph bank 2 config reg */
|
||||||
|
#define pb3cr 0x03 /* periph bank 3 config reg */
|
||||||
|
#define pb4cr 0x04 /* periph bank 4 config reg */
|
||||||
|
#define pb5cr 0x05 /* periph bank 5 config reg */
|
||||||
|
#define pb6cr 0x06 /* periph bank 6 config reg */
|
||||||
|
#define pb7cr 0x07 /* periph bank 7 config reg */
|
||||||
|
#define pb0ap 0x10 /* periph bank 0 access parameters */
|
||||||
|
#define pb1ap 0x11 /* periph bank 1 access parameters */
|
||||||
|
#define pb2ap 0x12 /* periph bank 2 access parameters */
|
||||||
|
#define pb3ap 0x13 /* periph bank 3 access parameters */
|
||||||
|
#define pb4ap 0x14 /* periph bank 4 access parameters */
|
||||||
|
#define pb5ap 0x15 /* periph bank 5 access parameters */
|
||||||
|
#define pb6ap 0x16 /* periph bank 6 access parameters */
|
||||||
|
#define pb7ap 0x17 /* periph bank 7 access parameters */
|
||||||
|
#define pbear 0x20 /* periph bus error addr reg */
|
||||||
|
#define pbesr0 0x21 /* periph bus error status reg 0 */
|
||||||
|
#define pbesr1 0x22 /* periph bus error status reg 1 */
|
||||||
|
#define epcr 0x23 /* external periph control reg */
|
||||||
|
|
||||||
|
/******************************************************************************
|
||||||
|
* Control
|
||||||
|
******************************************************************************/
|
||||||
|
#define CNTRL_DCR_BASE 0x0b0
|
||||||
|
#define CPC0_PLLMR (CNTRL_DCR_BASE+0x0) /* PLL mode register */
|
||||||
|
#define CPC0_CR0 (CNTRL_DCR_BASE+0x1) /* Control 0 register */
|
||||||
|
#define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Control 1 register */
|
||||||
|
#define CPC0_PSR (CNTRL_DCR_BASE+0x4) /* strap register */
|
||||||
|
|
||||||
|
#define ecr (0xaa) /* edge conditioner register (405gpr) */
|
||||||
|
|
||||||
|
/* Bit definitions */
|
||||||
|
#define PLLMR_FWD_DIV_MASK 0xE0000000 /* Forward Divisor */
|
||||||
|
#define PLLMR_FWD_DIV_BYPASS 0xE0000000
|
||||||
|
#define PLLMR_FWD_DIV_3 0xA0000000
|
||||||
|
#define PLLMR_FWD_DIV_4 0x80000000
|
||||||
|
#define PLLMR_FWD_DIV_6 0x40000000
|
||||||
|
|
||||||
|
#define PLLMR_FB_DIV_MASK 0x1E000000 /* Feedback Divisor */
|
||||||
|
#define PLLMR_FB_DIV_1 0x02000000
|
||||||
|
#define PLLMR_FB_DIV_2 0x04000000
|
||||||
|
#define PLLMR_FB_DIV_3 0x06000000
|
||||||
|
#define PLLMR_FB_DIV_4 0x08000000
|
||||||
|
|
||||||
|
#define PLLMR_TUNING_MASK 0x01F80000
|
||||||
|
|
||||||
|
#define PLLMR_CPU_TO_PLB_MASK 0x00060000 /* CPU:PLB Frequency Divisor */
|
||||||
|
#define PLLMR_CPU_PLB_DIV_1 0x00000000
|
||||||
|
#define PLLMR_CPU_PLB_DIV_2 0x00020000
|
||||||
|
#define PLLMR_CPU_PLB_DIV_3 0x00040000
|
||||||
|
#define PLLMR_CPU_PLB_DIV_4 0x00060000
|
||||||
|
|
||||||
|
#define PLLMR_OPB_TO_PLB_MASK 0x00018000 /* OPB:PLB Frequency Divisor */
|
||||||
|
#define PLLMR_OPB_PLB_DIV_1 0x00000000
|
||||||
|
#define PLLMR_OPB_PLB_DIV_2 0x00008000
|
||||||
|
#define PLLMR_OPB_PLB_DIV_3 0x00010000
|
||||||
|
#define PLLMR_OPB_PLB_DIV_4 0x00018000
|
||||||
|
|
||||||
|
#define PLLMR_PCI_TO_PLB_MASK 0x00006000 /* PCI:PLB Frequency Divisor */
|
||||||
|
#define PLLMR_PCI_PLB_DIV_1 0x00000000
|
||||||
|
#define PLLMR_PCI_PLB_DIV_2 0x00002000
|
||||||
|
#define PLLMR_PCI_PLB_DIV_3 0x00004000
|
||||||
|
#define PLLMR_PCI_PLB_DIV_4 0x00006000
|
||||||
|
|
||||||
|
#define PLLMR_EXB_TO_PLB_MASK 0x00001800 /* External Bus:PLB Divisor */
|
||||||
|
#define PLLMR_EXB_PLB_DIV_2 0x00000000
|
||||||
|
#define PLLMR_EXB_PLB_DIV_3 0x00000800
|
||||||
|
#define PLLMR_EXB_PLB_DIV_4 0x00001000
|
||||||
|
#define PLLMR_EXB_PLB_DIV_5 0x00001800
|
||||||
|
|
||||||
|
/* definitions for PPC405GPr (new mode strapping) */
|
||||||
|
#define PLLMR_FWDB_DIV_MASK 0x00000007 /* Forward Divisor B */
|
||||||
|
|
||||||
|
#define PSR_PLL_FWD_MASK 0xC0000000
|
||||||
|
#define PSR_PLL_FDBACK_MASK 0x30000000
|
||||||
|
#define PSR_PLL_TUNING_MASK 0x0E000000
|
||||||
|
#define PSR_PLB_CPU_MASK 0x01800000
|
||||||
|
#define PSR_OPB_PLB_MASK 0x00600000
|
||||||
|
#define PSR_PCI_PLB_MASK 0x00180000
|
||||||
|
#define PSR_EB_PLB_MASK 0x00060000
|
||||||
|
#define PSR_ROM_WIDTH_MASK 0x00018000
|
||||||
|
#define PSR_ROM_LOC 0x00004000
|
||||||
|
#define PSR_PCI_ASYNC_EN 0x00001000
|
||||||
|
#define PSR_PERCLK_SYNC_MODE_EN 0x00000800 /* PPC405GPr only */
|
||||||
|
#define PSR_PCI_ARBIT_EN 0x00000400
|
||||||
|
#define PSR_NEW_MODE_EN 0x00000020 /* PPC405GPr only */
|
||||||
|
|
||||||
|
/*
|
||||||
|
* PLL Voltage Controlled Oscillator (VCO) definitions
|
||||||
|
* Maximum and minimum values (in MHz) for correct PLL operation.
|
||||||
|
*/
|
||||||
|
#define VCO_MIN 400
|
||||||
|
#define VCO_MAX 800
|
||||||
|
|
||||||
|
/******************************************************************************
|
||||||
|
* Memory Access Layer
|
||||||
|
******************************************************************************/
|
||||||
|
#define MAL_DCR_BASE 0x180
|
||||||
|
#define malmcr (MAL_DCR_BASE+0x00) /* MAL Config reg */
|
||||||
|
#define malesr (MAL_DCR_BASE+0x01) /* Error Status reg (Read/Clear) */
|
||||||
|
#define malier (MAL_DCR_BASE+0x02) /* Interrupt enable reg */
|
||||||
|
#define maldbr (MAL_DCR_BASE+0x03) /* Mal Debug reg (Read only) */
|
||||||
|
#define maltxcasr (MAL_DCR_BASE+0x04) /* TX Channel active reg (set) */
|
||||||
|
#define maltxcarr (MAL_DCR_BASE+0x05) /* TX Channel active reg (Reset) */
|
||||||
|
#define maltxeobisr (MAL_DCR_BASE+0x06) /* TX End of buffer int status reg */
|
||||||
|
#define maltxdeir (MAL_DCR_BASE+0x07) /* TX Descr. Error Int reg */
|
||||||
|
#define malrxcasr (MAL_DCR_BASE+0x10) /* RX Channel active reg (set) */
|
||||||
|
#define malrxcarr (MAL_DCR_BASE+0x11) /* RX Channel active reg (Reset) */
|
||||||
|
#define malrxeobisr (MAL_DCR_BASE+0x12) /* RX End of buffer int status reg */
|
||||||
|
#define malrxdeir (MAL_DCR_BASE+0x13) /* RX Descr. Error Int reg */
|
||||||
|
#define maltxctp0r (MAL_DCR_BASE+0x20) /* TX 0 Channel table pointer reg */
|
||||||
|
#define maltxctp1r (MAL_DCR_BASE+0x21) /* TX 1 Channel table pointer reg */
|
||||||
|
#define malrxctp0r (MAL_DCR_BASE+0x40) /* RX 0 Channel table pointer reg */
|
||||||
|
#define malrcbs0 (MAL_DCR_BASE+0x60) /* RX 0 Channel buffer size reg */
|
||||||
|
|
||||||
|
/*-----------------------------------------------------------------------------
|
||||||
|
| IIC Register Offsets
|
||||||
|
'----------------------------------------------------------------------------*/
|
||||||
|
#define IICMDBUF 0x00
|
||||||
|
#define IICSDBUF 0x02
|
||||||
|
#define IICLMADR 0x04
|
||||||
|
#define IICHMADR 0x05
|
||||||
|
#define IICCNTL 0x06
|
||||||
|
#define IICMDCNTL 0x07
|
||||||
|
#define IICSTS 0x08
|
||||||
|
#define IICEXTSTS 0x09
|
||||||
|
#define IICLSADR 0x0A
|
||||||
|
#define IICHSADR 0x0B
|
||||||
|
#define IICCLKDIV 0x0C
|
||||||
|
#define IICINTRMSK 0x0D
|
||||||
|
#define IICXFRCNT 0x0E
|
||||||
|
#define IICXTCNTLSS 0x0F
|
||||||
|
#define IICDIRECTCNTL 0x10
|
||||||
|
|
||||||
|
/*-----------------------------------------------------------------------------
|
||||||
|
| UART Register Offsets
|
||||||
|
'----------------------------------------------------------------------------*/
|
||||||
|
#define DATA_REG 0x00
|
||||||
|
#define DL_LSB 0x00
|
||||||
|
#define DL_MSB 0x01
|
||||||
|
#define INT_ENABLE 0x01
|
||||||
|
#define FIFO_CONTROL 0x02
|
||||||
|
#define LINE_CONTROL 0x03
|
||||||
|
#define MODEM_CONTROL 0x04
|
||||||
|
#define LINE_STATUS 0x05
|
||||||
|
#define MODEM_STATUS 0x06
|
||||||
|
#define SCRATCH 0x07
|
||||||
|
|
||||||
|
/******************************************************************************
|
||||||
|
* On Chip Memory
|
||||||
|
******************************************************************************/
|
||||||
|
#define OCM_DCR_BASE 0x018
|
||||||
|
#define ocmisarc (OCM_DCR_BASE+0x00) /* OCM I-side address compare reg */
|
||||||
|
#define ocmiscntl (OCM_DCR_BASE+0x01) /* OCM I-side control reg */
|
||||||
|
#define ocmdsarc (OCM_DCR_BASE+0x02) /* OCM D-side address compare reg */
|
||||||
|
#define ocmdscntl (OCM_DCR_BASE+0x03) /* OCM D-side control reg */
|
||||||
|
|
||||||
|
/******************************************************************************
|
||||||
|
* GPIO macro register defines
|
||||||
|
******************************************************************************/
|
||||||
|
#define GPIO_BASE 0xEF600700
|
||||||
|
#define GPIO0_OR (GPIO_BASE+0x0)
|
||||||
|
#define GPIO0_TCR (GPIO_BASE+0x4)
|
||||||
|
#define GPIO0_OSRH (GPIO_BASE+0x8)
|
||||||
|
#define GPIO0_OSRL (GPIO_BASE+0xC)
|
||||||
|
#define GPIO0_TSRH (GPIO_BASE+0x10)
|
||||||
|
#define GPIO0_TSRL (GPIO_BASE+0x14)
|
||||||
|
#define GPIO0_ODR (GPIO_BASE+0x18)
|
||||||
|
#define GPIO0_IR (GPIO_BASE+0x1C)
|
||||||
|
#define GPIO0_RR1 (GPIO_BASE+0x20)
|
||||||
|
#define GPIO0_RR2 (GPIO_BASE+0x24)
|
||||||
|
#define GPIO0_ISR1H (GPIO_BASE+0x30)
|
||||||
|
#define GPIO0_ISR1L (GPIO_BASE+0x34)
|
||||||
|
#define GPIO0_ISR2H (GPIO_BASE+0x38)
|
||||||
|
#define GPIO0_ISR2L (GPIO_BASE+0x3C)
|
||||||
|
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Macro for accessing the indirect EBC register
|
||||||
|
*/
|
||||||
|
#define mtebc(reg, data) mtdcr(ebccfga,reg);mtdcr(ebccfgd,data)
|
||||||
|
#define mfebc(reg, data) mtdcr(ebccfga,reg);data = mfdcr(ebccfgd)
|
||||||
|
|
||||||
|
struct ppc4xx_sys_info
|
||||||
|
{
|
||||||
|
unsigned long pllFwdDiv;
|
||||||
|
unsigned long pllFwdDivB;
|
||||||
|
unsigned long pllFbkDiv;
|
||||||
|
unsigned long pllPlbDiv;
|
||||||
|
unsigned long pllPciDiv;
|
||||||
|
unsigned long pllExtBusDiv;
|
||||||
|
unsigned long pllOpbDiv;
|
||||||
|
unsigned long freqVCOMhz; /* in MHz */
|
||||||
|
unsigned long freqProcessor;
|
||||||
|
unsigned long freqPLB;
|
||||||
|
unsigned long freqPCI;
|
||||||
|
unsigned long pciIntArbEn; /* Internal PCI arbiter is enabled */
|
||||||
|
unsigned long pciClkSync; /* PCI clock is synchronous */
|
||||||
|
};
|
||||||
|
|
||||||
|
#endif /* __PPC4XX_H__ */
|
||||||
|
|
|
@ -0,0 +1,9 @@
|
||||||
|
##
|
||||||
|
## CPU initialization
|
||||||
|
##
|
||||||
|
initinclude "EARLY_INIT" cpu/ppc/ppc4xx/ppc4xx.inc
|
||||||
|
|
||||||
|
object mem.o
|
||||||
|
object pci.S
|
||||||
|
object clock.o
|
||||||
|
|
|
@ -0,0 +1,173 @@
|
||||||
|
/*
|
||||||
|
* (C) Copyright 2000
|
||||||
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
||||||
|
*
|
||||||
|
* See file CREDITS for list of people who contributed to this
|
||||||
|
* project.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or
|
||||||
|
* modify it under the terms of the GNU General Public License as
|
||||||
|
* published by the Free Software Foundation; either version 2 of
|
||||||
|
* the License, or (at your option) any later version.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
||||||
|
* MA 02111-1307 USA
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <ppc_asm.tmpl>
|
||||||
|
#include <ppc.h>
|
||||||
|
#include <ppc4xx.h>
|
||||||
|
#include <ppcreg.h>
|
||||||
|
#include <string.h>
|
||||||
|
|
||||||
|
/* ------------------------------------------------------------------------- */
|
||||||
|
|
||||||
|
#define ONE_BILLION 1000000000
|
||||||
|
|
||||||
|
void get_sys_info (struct ppc4xx_sys_info * sysInfo)
|
||||||
|
{
|
||||||
|
unsigned long pllmr;
|
||||||
|
unsigned long sysClkPeriodPs = ONE_BILLION / (CONFIG_SYS_CLK_FREQ * 1000);
|
||||||
|
unsigned pvr = ppc_getpvr();
|
||||||
|
unsigned long psr;
|
||||||
|
unsigned long m;
|
||||||
|
|
||||||
|
memset(&sysInfo, 0, sizeof(*sysInfo));
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Read PLL Mode register
|
||||||
|
*/
|
||||||
|
pllmr = ppc_getdcr(CPC0_PLLMR);
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Read Pin Strapping register
|
||||||
|
*/
|
||||||
|
psr = ppc_getdcr(CPC0_PSR);
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Determine FWD_DIV.
|
||||||
|
*/
|
||||||
|
sysInfo->pllFwdDiv = 8 - ((pllmr & PLLMR_FWD_DIV_MASK) >> 29);
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Determine FBK_DIV.
|
||||||
|
*/
|
||||||
|
sysInfo->pllFbkDiv = ((pllmr & PLLMR_FB_DIV_MASK) >> 25);
|
||||||
|
if (sysInfo->pllFbkDiv == 0) {
|
||||||
|
sysInfo->pllFbkDiv = 16;
|
||||||
|
}
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Determine PLB_DIV.
|
||||||
|
*/
|
||||||
|
sysInfo->pllPlbDiv = ((pllmr & PLLMR_CPU_TO_PLB_MASK) >> 17) + 1;
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Determine PCI_DIV.
|
||||||
|
*/
|
||||||
|
sysInfo->pllPciDiv = ((pllmr & PLLMR_PCI_TO_PLB_MASK) >> 13) + 1;
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Determine EXTBUS_DIV.
|
||||||
|
*/
|
||||||
|
sysInfo->pllExtBusDiv = ((pllmr & PLLMR_EXB_TO_PLB_MASK) >> 11) + 2;
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Determine OPB_DIV.
|
||||||
|
*/
|
||||||
|
sysInfo->pllOpbDiv = ((pllmr & PLLMR_OPB_TO_PLB_MASK) >> 15) + 1;
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Check if PPC405GPr used (mask minor revision field)
|
||||||
|
*/
|
||||||
|
if ((pvr & 0xfffffff0) == (PVR_405GPR_RB & 0xfffffff0)) {
|
||||||
|
/*
|
||||||
|
* Determine FWD_DIV B (only PPC405GPr with new mode strapping).
|
||||||
|
*/
|
||||||
|
sysInfo->pllFwdDivB = 8 - (pllmr & PLLMR_FWDB_DIV_MASK);
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Determine factor m depending on PLL feedback clock source
|
||||||
|
*/
|
||||||
|
if (!(psr & PSR_PCI_ASYNC_EN)) {
|
||||||
|
if (psr & PSR_NEW_MODE_EN) {
|
||||||
|
/*
|
||||||
|
* sync pci clock used as feedback (new mode)
|
||||||
|
*/
|
||||||
|
m = 1 * sysInfo->pllFwdDivB * 2 * sysInfo->pllPciDiv;
|
||||||
|
} else {
|
||||||
|
/*
|
||||||
|
* sync pci clock used as feedback (legacy mode)
|
||||||
|
*/
|
||||||
|
m = 1 * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv * sysInfo->pllPciDiv;
|
||||||
|
}
|
||||||
|
} else if (psr & PSR_NEW_MODE_EN) {
|
||||||
|
if (psr & PSR_PERCLK_SYNC_MODE_EN) {
|
||||||
|
/*
|
||||||
|
* PerClk used as feedback (new mode)
|
||||||
|
*/
|
||||||
|
m = 1 * sysInfo->pllFwdDivB * 2 * sysInfo->pllExtBusDiv;
|
||||||
|
} else {
|
||||||
|
/*
|
||||||
|
* CPU clock used as feedback (new mode)
|
||||||
|
*/
|
||||||
|
m = sysInfo->pllFbkDiv * sysInfo->pllFwdDiv;
|
||||||
|
}
|
||||||
|
} else if (sysInfo->pllExtBusDiv == sysInfo->pllFbkDiv) {
|
||||||
|
/*
|
||||||
|
* PerClk used as feedback (legacy mode)
|
||||||
|
*/
|
||||||
|
m = 1 * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv * sysInfo->pllExtBusDiv;
|
||||||
|
} else {
|
||||||
|
/*
|
||||||
|
* PLB clock used as feedback (legacy mode)
|
||||||
|
*/
|
||||||
|
m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv;
|
||||||
|
}
|
||||||
|
|
||||||
|
sysInfo->freqVCOMhz = (1000000 * m) / sysClkPeriodPs;
|
||||||
|
sysInfo->freqProcessor = (sysInfo->freqVCOMhz * 1000000) / sysInfo->pllFwdDiv;
|
||||||
|
sysInfo->freqPLB = (sysInfo->freqVCOMhz * 1000000) /
|
||||||
|
(sysInfo->pllFwdDivB * sysInfo->pllPlbDiv);
|
||||||
|
} else {
|
||||||
|
/*
|
||||||
|
* Check pllFwdDiv to see if running in bypass mode where the CPU speed
|
||||||
|
* is equal to the 405GP SYS_CLK_FREQ. If not in bypass mode, check VCO
|
||||||
|
* to make sure it is within the proper range.
|
||||||
|
* spec: VCO = SYS_CLOCK x FBKDIV x PLBDIV x FWDDIV
|
||||||
|
* Note freqVCO is calculated in Mhz to avoid errors introduced by rounding.
|
||||||
|
*/
|
||||||
|
if (sysInfo->pllFwdDiv == 1) {
|
||||||
|
sysInfo->freqProcessor = CONFIG_SYS_CLK_FREQ * 1000000;
|
||||||
|
sysInfo->freqPLB = sysInfo->freqProcessor / sysInfo->pllPlbDiv;
|
||||||
|
} else {
|
||||||
|
sysInfo->freqVCOMhz = ( 1000000 *
|
||||||
|
sysInfo->pllFwdDiv *
|
||||||
|
sysInfo->pllFbkDiv *
|
||||||
|
sysInfo->pllPlbDiv
|
||||||
|
) / sysClkPeriodPs;
|
||||||
|
if (sysInfo->freqVCOMhz >= VCO_MIN
|
||||||
|
&& sysInfo->freqVCOMhz <= VCO_MAX) {
|
||||||
|
sysInfo->freqPLB = (ONE_BILLION /
|
||||||
|
((sysClkPeriodPs * 10) /
|
||||||
|
sysInfo->pllFbkDiv)) * 10000;
|
||||||
|
sysInfo->freqProcessor = sysInfo->freqPLB * sysInfo->pllPlbDiv;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
unsigned long get_clock_speed(void)
|
||||||
|
{
|
||||||
|
struct ppc4xx_sys_info sys_info;
|
||||||
|
|
||||||
|
get_sys_info(&sys_info);
|
||||||
|
return sys_info.freqProcessor;
|
||||||
|
}
|
|
@ -0,0 +1,7 @@
|
||||||
|
#include <mem.h>
|
||||||
|
|
||||||
|
struct mem_range *
|
||||||
|
sizeram(void)
|
||||||
|
{
|
||||||
|
return 0;
|
||||||
|
}
|
|
@ -0,0 +1,750 @@
|
||||||
|
#if 0
|
||||||
|
/*
|
||||||
|
* Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
|
||||||
|
* Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
|
||||||
|
* Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
|
||||||
|
*
|
||||||
|
* See file CREDITS for list of people who contributed to this
|
||||||
|
* project.
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or
|
||||||
|
* modify it under the terms of the GNU General Public License as
|
||||||
|
* published by the Free Software Foundation; either version 2 of
|
||||||
|
* the License, or (at your option) any later version.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, write to the Free Software
|
||||||
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
||||||
|
* MA 02111-1307 USA
|
||||||
|
*
|
||||||
|
* This source code has been made available to you by IBM on an AS-IS
|
||||||
|
* basis. Anyone receiving this source is licensed under IBM
|
||||||
|
* copyrights to use it in any way he or she deems fit, including
|
||||||
|
* copying it, modifying it, compiling it, and redistributing it either
|
||||||
|
* with or without modifications. No license under IBM patents or
|
||||||
|
* patent applications is to be implied by the copyright license.
|
||||||
|
*
|
||||||
|
* Any user of this software should understand that IBM cannot provide
|
||||||
|
* technical support for this software and will not be responsible for
|
||||||
|
* any consequences resulting from the use of this software.
|
||||||
|
*
|
||||||
|
* Any person who transfers this source code or any derivative work
|
||||||
|
* must include the IBM copyright notice, this paragraph, and the
|
||||||
|
* preceding two paragraphs in the transferred software.
|
||||||
|
*
|
||||||
|
* COPYRIGHT I B M CORPORATION 1995
|
||||||
|
* LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
|
||||||
|
*
|
||||||
|
*/
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Startup Code for IBM 4xx PowerPC based Embedded Boards
|
||||||
|
*
|
||||||
|
* Base on the U-Boot Startup Code
|
||||||
|
*
|
||||||
|
* The processor starts at 0xfffffffc and the code is executed
|
||||||
|
* from flash/rom.
|
||||||
|
* in memory, but as long we don't jump around before relocating.
|
||||||
|
* board_init lies at a quite high address and when the cpu has
|
||||||
|
* jumped there, everything is ok.
|
||||||
|
* This works because the cpu gives the FLASH (CS0) the whole
|
||||||
|
* address space at startup, and board_init lies as a echo of
|
||||||
|
* the flash somewhere up there in the memorymap.
|
||||||
|
*
|
||||||
|
* board_init will change CS0 to be positioned at the correct
|
||||||
|
* address and (s)dram will be positioned at address 0
|
||||||
|
*/
|
||||||
|
#include <ppc_asm.tmpl>
|
||||||
|
#include <ppc_defs.h>
|
||||||
|
|
||||||
|
.globl _start
|
||||||
|
_start:
|
||||||
|
|
||||||
|
/*****************************************************************************/
|
||||||
|
addi r4,r0,0x0000
|
||||||
|
mtspr sgr,r4
|
||||||
|
mtspr dcwr,r4
|
||||||
|
mtesr r4 /* clear Exception Syndrome Reg */
|
||||||
|
mttcr r4 /* clear Timer Control Reg */
|
||||||
|
mtxer r4 /* clear Fixed-Point Exception Reg */
|
||||||
|
mtevpr r4 /* clear Exception Vector Prefix Reg */
|
||||||
|
addi r4,r0,0x1000 /* set ME bit (Machine Exceptions) */
|
||||||
|
oris r4,r4,0x0002 /* set CE bit (Critical Exceptions) */
|
||||||
|
mtmsr r4 /* change MSR */
|
||||||
|
addi r4,r0,(0xFFFF-0x10000) /* set r4 to 0xFFFFFFFF (status in the */
|
||||||
|
/* dbsr is cleared by setting bits to 1) */
|
||||||
|
mtdbsr r4 /* clear/reset the dbsr */
|
||||||
|
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
/* Invalidate I and D caches. Enable I cache for defined memory regions */
|
||||||
|
/* to speed things up. Leave the D cache disabled for now. It will be */
|
||||||
|
/* enabled/left disabled later based on user selected menu options. */
|
||||||
|
/* Be aware that the I cache may be disabled later based on the menu */
|
||||||
|
/* options as well. See miscLib/main.c. */
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
bl invalidate_icache
|
||||||
|
bl invalidate_dcache
|
||||||
|
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
/* Enable two 128MB cachable regions. */
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
addis r4,r0,0x8000
|
||||||
|
addi r4,r4,0x0001
|
||||||
|
mticcr r4 /* instruction cache */
|
||||||
|
isync
|
||||||
|
|
||||||
|
addis r4,r0,0x0000
|
||||||
|
addi r4,r4,0x0000
|
||||||
|
mtdccr r4 /* data cache */
|
||||||
|
|
||||||
|
#if !(defined(CFG_EBC_PB0AP) && defined(CFG_EBC_PB0CR))
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
/* Tune the speed and size for flash CS0 */
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
bl ext_bus_cntlr_init
|
||||||
|
#endif
|
||||||
|
|
||||||
|
#if defined(CONFIG_405EP)
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
/* DMA Status, clear to come up clean */
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
addis r3,r0, 0xFFFF /* Clear all existing DMA status */
|
||||||
|
ori r3,r3, 0xFFFF
|
||||||
|
mtdcr dmasr, r3
|
||||||
|
|
||||||
|
bl ppc405ep_init /* do ppc405ep specific init */
|
||||||
|
#endif /* CONFIG_405EP */
|
||||||
|
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
/* Setup temporary stack in DCACHE or OCM if needed for SDRAM SPD. */
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
#ifdef CFG_INIT_DCACHE_CS
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
/* Memory Bank x (nothingness) initialization 1GB+64MEG */
|
||||||
|
/* used as temporary stack pointer for stage0 */
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
li r4,PBxAP
|
||||||
|
mtdcr ebccfga,r4
|
||||||
|
lis r4,0x0380
|
||||||
|
ori r4,r4,0x0480
|
||||||
|
mtdcr ebccfgd,r4
|
||||||
|
|
||||||
|
addi r4,0,PBxCR
|
||||||
|
mtdcr ebccfga,r4
|
||||||
|
lis r4,0x400D
|
||||||
|
ori r4,r4,0xa000
|
||||||
|
mtdcr ebccfgd,r4
|
||||||
|
|
||||||
|
/* turn on data chache for this region */
|
||||||
|
lis r4,0x0080
|
||||||
|
mtdccr r4
|
||||||
|
|
||||||
|
/* set stack pointer and clear stack to known value */
|
||||||
|
|
||||||
|
lis r1,CFG_INIT_RAM_ADDR@h
|
||||||
|
ori r1,r1,CFG_INIT_SP_OFFSET@l
|
||||||
|
|
||||||
|
li r4,2048 /* we store 2048 words to stack */
|
||||||
|
mtctr r4
|
||||||
|
|
||||||
|
lis r2,CFG_INIT_RAM_ADDR@h /* we also clear data area */
|
||||||
|
ori r2,r2,CFG_INIT_RAM_END@l /* so cant copy value from r1 */
|
||||||
|
|
||||||
|
lis r4,0xdead /* we store 0xdeaddead in the stack */
|
||||||
|
ori r4,r4,0xdead
|
||||||
|
|
||||||
|
..stackloop:
|
||||||
|
stwu r4,-4(r2)
|
||||||
|
bdnz ..stackloop
|
||||||
|
|
||||||
|
li r0, 0 /* Make room for stack frame header and */
|
||||||
|
stwu r0, -4(r1) /* clear final stack frame so that */
|
||||||
|
stwu r0, -4(r1) /* stack backtraces terminate cleanly */
|
||||||
|
/*
|
||||||
|
* Set up a dummy frame to store reset vector as return address.
|
||||||
|
* this causes stack underflow to reset board.
|
||||||
|
*/
|
||||||
|
stwu r1, -8(r1) /* Save back chain and move SP */
|
||||||
|
addis r0, 0, RESET_VECTOR@h /* Address of reset vector */
|
||||||
|
ori r0, r0, RESET_VECTOR@l
|
||||||
|
stwu r1, -8(r1) /* Save back chain and move SP */
|
||||||
|
stw r0, +12(r1) /* Save return addr (underflow vect) */
|
||||||
|
#endif /* CFG_INIT_DCACHE_CS */
|
||||||
|
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
/* Initialize SDRAM Controller */
|
||||||
|
/*----------------------------------------------------------------------- */
|
||||||
|
bl sdram_init
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Setup temporary stack pointer only for boards
|
||||||
|
* that do not use SDRAM SPD I2C stuff since it
|
||||||
|
* is already initialized to use DCACHE or OCM
|
||||||
|
* stacks.
|
||||||
|
*/
|
||||||
|
#if !(defined(CFG_INIT_DCACHE_CS) || defined(CFG_TEMP_STACK_OCM))
|
||||||
|
lis r1, CFG_INIT_RAM_ADDR@h
|
||||||
|
ori r1,r1,CFG_INIT_SP_OFFSET /* set up the stack in SDRAM */
|
||||||
|
|
||||||
|
li r0, 0 /* Make room for stack frame header and */
|
||||||
|
stwu r0, -4(r1) /* clear final stack frame so that */
|
||||||
|
stwu r0, -4(r1) /* stack backtraces terminate cleanly */
|
||||||
|
/*
|
||||||
|
* Set up a dummy frame to store reset vector as return address.
|
||||||
|
* this causes stack underflow to reset board.
|
||||||
|
*/
|
||||||
|
stwu r1, -8(r1) /* Save back chain and move SP */
|
||||||
|
lis r0, RESET_VECTOR@h /* Address of reset vector */
|
||||||
|
ori r0, r0, RESET_VECTOR@l
|
||||||
|
stwu r1, -8(r1) /* Save back chain and move SP */
|
||||||
|
stw r0, +12(r1) /* Save return addr (underflow vect) */
|
||||||
|
#endif /* !(CFG_INIT_DCACHE_CS || !CFG_TEM_STACK_OCM) */
|
||||||
|
|
||||||
|
GET_GOT /* initialize GOT access */
|
||||||
|
|
||||||
|
bl cpu_init_f /* run low-level CPU init code (from Flash) */
|
||||||
|
|
||||||
|
/* NEVER RETURNS! */
|
||||||
|
bl board_init_f /* run first part of init code (from Flash) */
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
|
/* Cache functions.
|
||||||
|
*/
|
||||||
|
invalidate_icache:
|
||||||
|
iccci r0,r0 /* for 405, iccci invalidates the */
|
||||||
|
blr /* entire I cache */
|
||||||
|
|
||||||
|
invalidate_dcache:
|
||||||
|
addi r6,0,0x0000 /* clear GPR 6 */
|
||||||
|
/* Do loop for # of dcache congruence classes. */
|
||||||
|
addi r7,r0, (CFG_DCACHE_SIZE / CFG_CACHELINE_SIZE / 2)
|
||||||
|
/* NOTE: dccci invalidates both */
|
||||||
|
mtctr r7 /* ways in the D cache */
|
||||||
|
..dcloop:
|
||||||
|
dccci 0,r6 /* invalidate line */
|
||||||
|
addi r6,r6, CFG_CACHELINE_SIZE /* bump to next line */
|
||||||
|
bdnz ..dcloop
|
||||||
|
blr
|
||||||
|
|
||||||
|
flush_dcache:
|
||||||
|
addis r9,r0,0x0002 /* set mask for EE and CE msr bits */
|
||||||
|
ori r9,r9,0x8000
|
||||||
|
mfmsr r12 /* save msr */
|
||||||
|
andc r9,r12,r9
|
||||||
|
mtmsr r9 /* disable EE and CE */
|
||||||
|
addi r10,r0,0x0001 /* enable data cache for unused memory */
|
||||||
|
mfdccr r9 /* region 0xF8000000-0xFFFFFFFF via */
|
||||||
|
or r10,r10,r9 /* bit 31 in dccr */
|
||||||
|
mtdccr r10
|
||||||
|
|
||||||
|
/* do loop for # of congruence classes. */
|
||||||
|
addi r10,r0,(CFG_DCACHE_SIZE / CFG_CACHELINE_SIZE / 2)
|
||||||
|
addi r11,r0,(CFG_DCACHE_SIZE / 2) /* D cache set size - 2 way sets */
|
||||||
|
mtctr r10
|
||||||
|
addi r10,r0,(0xE000-0x10000) /* start at 0xFFFFE000 */
|
||||||
|
add r11,r10,r11 /* add to get to other side of cache line */
|
||||||
|
..flush_dcache_loop:
|
||||||
|
lwz r3,0(r10) /* least recently used side */
|
||||||
|
lwz r3,0(r11) /* the other side */
|
||||||
|
dccci r0,r11 /* invalidate both sides */
|
||||||
|
addi r10,r10,CFG_CACHELINE_SIZE /* bump to next line */
|
||||||
|
addi r11,r11,CFG_CACHELINE_SIZE /* bump to next line */
|
||||||
|
bdnz ..flush_dcache_loop
|
||||||
|
sync /* allow memory access to complete */
|
||||||
|
mtdccr r9 /* restore dccr */
|
||||||
|
mtmsr r12 /* restore msr */
|
||||||
|
blr
|
||||||
|
|
||||||
|
.globl icache_enable
|
||||||
|
icache_enable:
|
||||||
|
mflr r8
|
||||||
|
bl invalidate_icache
|
||||||
|
mtlr r8
|
||||||
|
isync
|
||||||
|
addis r3,r0, 0x8000 /* set bit 0 */
|
||||||
|
mticcr r3
|
||||||
|
blr
|
||||||
|
|
||||||
|
.globl icache_disable
|
||||||
|
icache_disable:
|
||||||
|
addis r3,r0, 0x0000 /* clear bit 0 */
|
||||||
|
mticcr r3
|
||||||
|
isync
|
||||||
|
blr
|
||||||
|
|
||||||
|
.globl icache_status
|
||||||
|
icache_status:
|
||||||
|
mficcr r3
|
||||||
|
srwi r3, r3, 31 /* >>31 => select bit 0 */
|
||||||
|
blr
|
||||||
|
|
||||||
|
.globl dcache_enable
|
||||||
|
dcache_enable:
|
||||||
|
mflr r8
|
||||||
|
bl invalidate_dcache
|
||||||
|
mtlr r8
|
||||||
|
isync
|
||||||
|
addis r3,r0, 0x8000 /* set bit 0 */
|
||||||
|
mtdccr r3
|
||||||
|
blr
|
||||||
|
|
||||||
|
.globl dcache_disable
|
||||||
|
dcache_disable:
|
||||||
|
mflr r8
|
||||||
|
bl flush_dcache
|
||||||
|
mtlr r8
|
||||||
|
addis r3,r0, 0x0000 /* clear bit 0 */
|
||||||
|
mtdccr r3
|
||||||
|
blr
|
||||||
|
|
||||||
|
.globl dcache_status
|
||||||
|
dcache_status:
|
||||||
|
mfdccr r3
|
||||||
|
srwi r3, r3, 31 /* >>31 => select bit 0 */
|
||||||
|
blr
|
||||||
|
|
||||||
|
.globl get_pvr
|
||||||
|
get_pvr:
|
||||||
|
mfspr r3, PVR
|
||||||
|
blr
|
||||||
|
|
||||||
|
#if !defined(CONFIG_440)
|
||||||
|
.globl wr_pit
|
||||||
|
wr_pit:
|
||||||
|
mtspr pit, r3
|
||||||
|
blr
|
||||||
|
#endif
|
||||||
|
|
||||||
|
.globl wr_tcr
|
||||||
|
wr_tcr:
|
||||||
|
mtspr tcr, r3
|
||||||
|
blr
|
||||||
|
|
||||||
|
/*------------------------------------------------------------------------------- */
|
||||||
|
/* Function: ppcDcbf */
|
||||||
|
/* Description: Data Cache block flush */
|
||||||
|
/* Input: r3 = effective address */
|
||||||
|
/* Output: none. */
|
||||||
|
/*------------------------------------------------------------------------------- */
|
||||||
|
.globl ppcDcbf
|
||||||
|
ppcDcbf:
|
||||||
|
dcbf r0,r3
|
||||||
|
blr
|
||||||
|
|
||||||
|
/*------------------------------------------------------------------------------- */
|
||||||
|
/* Function: ppcDcbi */
|
||||||
|
/* Description: Data Cache block Invalidate */
|
||||||
|
/* Input: r3 = effective address */
|
||||||
|
/* Output: none. */
|
||||||
|
/*------------------------------------------------------------------------------- */
|
||||||
|
.globl ppcDcbi
|
||||||
|
ppcDcbi:
|
||||||
|
dcbi r0,r3
|
||||||
|
blr
|
||||||
|
|
||||||
|
/*------------------------------------------------------------------------------- */
|
||||||
|
/* Function: ppcSync */
|
||||||
|
/* Description: Processor Synchronize */
|
||||||
|
/* Input: none. */
|
||||||
|
/* Output: none. */
|
||||||
|
/*------------------------------------------------------------------------------- */
|
||||||
|
.globl ppcSync
|
||||||
|
ppcSync:
|
||||||
|
sync
|
||||||
|
blr
|
||||||
|
|
||||||
|
/*------------------------------------------------------------------------------*/
|
||||||
|
|
||||||
|
/*
|
||||||
|
* void relocate_code (addr_sp, gd, addr_moni)
|
||||||
|
*
|
||||||
|
* This "function" does not return, instead it continues in RAM
|
||||||
|
* after relocating the monitor code.
|
||||||
|
*
|
||||||
|
* r3 = dest
|
||||||
|
* r4 = src
|
||||||
|
* r5 = length in bytes
|
||||||
|
* r6 = cachelinesize
|
||||||
|
*/
|
||||||
|
.globl relocate_code
|
||||||
|
relocate_code:
|
||||||
|
mr r1, r3 /* Set new stack pointer */
|
||||||
|
mr r9, r4 /* Save copy of Init Data pointer */
|
||||||
|
mr r10, r5 /* Save copy of Destination Address */
|
||||||
|
|
||||||
|
mr r3, r5 /* Destination Address */
|
||||||
|
lis r4, CFG_MONITOR_BASE@h /* Source Address */
|
||||||
|
ori r4, r4, CFG_MONITOR_BASE@l
|
||||||
|
lwz r5, GOT(__init_end)
|
||||||
|
sub r5, r5, r4
|
||||||
|
li r6, CFG_CACHELINE_SIZE /* Cache Line Size */
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Fix GOT pointer:
|
||||||
|
*
|
||||||
|
* New GOT-PTR = (old GOT-PTR - CFG_MONITOR_BASE) + Destination Address
|
||||||
|
*
|
||||||
|
* Offset:
|
||||||
|
*/
|
||||||
|
sub r15, r10, r4
|
||||||
|
|
||||||
|
/* First our own GOT */
|
||||||
|
add r14, r14, r15
|
||||||
|
/* the the one used by the C code */
|
||||||
|
add r30, r30, r15
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Now relocate code
|
||||||
|
*/
|
||||||
|
|
||||||
|
cmplw cr1,r3,r4
|
||||||
|
addi r0,r5,3
|
||||||
|
srwi. r0,r0,2
|
||||||
|
beq cr1,4f /* In place copy is not necessary */
|
||||||
|
beq 7f /* Protect against 0 count */
|
||||||
|
mtctr r0
|
||||||
|
bge cr1,2f
|
||||||
|
|
||||||
|
la r8,-4(r4)
|
||||||
|
la r7,-4(r3)
|
||||||
|
1: lwzu r0,4(r8)
|
||||||
|
stwu r0,4(r7)
|
||||||
|
bdnz 1b
|
||||||
|
b 4f
|
||||||
|
|
||||||
|
2: slwi r0,r0,2
|
||||||
|
add r8,r4,r0
|
||||||
|
add r7,r3,r0
|
||||||
|
3: lwzu r0,-4(r8)
|
||||||
|
stwu r0,-4(r7)
|
||||||
|
bdnz 3b
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Now flush the cache: note that we must start from a cache aligned
|
||||||
|
* address. Otherwise we might miss one cache line.
|
||||||
|
*/
|
||||||
|
4: cmpwi r6,0
|
||||||
|
add r5,r3,r5
|
||||||
|
beq 7f /* Always flush prefetch queue in any case */
|
||||||
|
subi r0,r6,1
|
||||||
|
andc r3,r3,r0
|
||||||
|
mr r4,r3
|
||||||
|
5: dcbst 0,r4
|
||||||
|
add r4,r4,r6
|
||||||
|
cmplw r4,r5
|
||||||
|
blt 5b
|
||||||
|
sync /* Wait for all dcbst to complete on bus */
|
||||||
|
mr r4,r3
|
||||||
|
6: icbi 0,r4
|
||||||
|
add r4,r4,r6
|
||||||
|
cmplw r4,r5
|
||||||
|
blt 6b
|
||||||
|
7: sync /* Wait for all icbi to complete on bus */
|
||||||
|
isync
|
||||||
|
|
||||||
|
/*
|
||||||
|
* We are done. Do not return, instead branch to second part of board
|
||||||
|
* initialization, now running from RAM.
|
||||||
|
*/
|
||||||
|
|
||||||
|
addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
|
||||||
|
mtlr r0
|
||||||
|
blr /* NEVER RETURNS! */
|
||||||
|
|
||||||
|
in_ram:
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Relocation Function, r14 point to got2+0x8000
|
||||||
|
*
|
||||||
|
* Adjust got2 pointers, no need to check for 0, this code
|
||||||
|
* already puts a few entries in the table.
|
||||||
|
*/
|
||||||
|
li r0,__got2_entries@sectoff@l
|
||||||
|
la r3,GOT(_GOT2_TABLE_)
|
||||||
|
lwz r11,GOT(_GOT2_TABLE_)
|
||||||
|
mtctr r0
|
||||||
|
sub r11,r3,r11
|
||||||
|
addi r3,r3,-4
|
||||||
|
1: lwzu r0,4(r3)
|
||||||
|
add r0,r0,r11
|
||||||
|
stw r0,0(r3)
|
||||||
|
bdnz 1b
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Now adjust the fixups and the pointers to the fixups
|
||||||
|
* in case we need to move ourselves again.
|
||||||
|
*/
|
||||||
|
2: li r0,__fixup_entries@sectoff@l
|
||||||
|
lwz r3,GOT(_FIXUP_TABLE_)
|
||||||
|
cmpwi r0,0
|
||||||
|
mtctr r0
|
||||||
|
addi r3,r3,-4
|
||||||
|
beq 4f
|
||||||
|
3: lwzu r4,4(r3)
|
||||||
|
lwzux r0,r4,r11
|
||||||
|
add r0,r0,r11
|
||||||
|
stw r10,0(r3)
|
||||||
|
stw r0,0(r4)
|
||||||
|
bdnz 3b
|
||||||
|
4:
|
||||||
|
clear_bss:
|
||||||
|
/*
|
||||||
|
* Now clear BSS segment
|
||||||
|
*/
|
||||||
|
lwz r3,GOT(__bss_start)
|
||||||
|
lwz r4,GOT(_end)
|
||||||
|
|
||||||
|
cmplw 0, r3, r4
|
||||||
|
beq 6f
|
||||||
|
|
||||||
|
li r0, 0
|
||||||
|
5:
|
||||||
|
stw r0, 0(r3)
|
||||||
|
addi r3, r3, 4
|
||||||
|
cmplw 0, r3, r4
|
||||||
|
bne 5b
|
||||||
|
6:
|
||||||
|
|
||||||
|
mr r3, r9 /* Init Data pointer */
|
||||||
|
mr r4, r10 /* Destination Address */
|
||||||
|
bl board_init_r
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Copy exception vector code to low memory
|
||||||
|
*
|
||||||
|
* r3: dest_addr
|
||||||
|
* r7: source address, r8: end address, r9: target address
|
||||||
|
*/
|
||||||
|
.globl trap_init
|
||||||
|
trap_init:
|
||||||
|
lwz r7, GOT(_start)
|
||||||
|
lwz r8, GOT(_end_of_vectors)
|
||||||
|
|
||||||
|
li r9, 0x100 /* reset vector always at 0x100 */
|
||||||
|
|
||||||
|
cmplw 0, r7, r8
|
||||||
|
bgelr /* return if r7>=r8 - just in case */
|
||||||
|
|
||||||
|
mflr r4 /* save link register */
|
||||||
|
1:
|
||||||
|
lwz r0, 0(r7)
|
||||||
|
stw r0, 0(r9)
|
||||||
|
addi r7, r7, 4
|
||||||
|
addi r9, r9, 4
|
||||||
|
cmplw 0, r7, r8
|
||||||
|
bne 1b
|
||||||
|
|
||||||
|
/*
|
||||||
|
* relocate `hdlr' and `int_return' entries
|
||||||
|
*/
|
||||||
|
li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
|
||||||
|
li r8, Alignment - _start + EXC_OFF_SYS_RESET
|
||||||
|
2:
|
||||||
|
bl trap_reloc
|
||||||
|
addi r7, r7, 0x100 /* next exception vector */
|
||||||
|
cmplw 0, r7, r8
|
||||||
|
blt 2b
|
||||||
|
|
||||||
|
li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
|
||||||
|
bl trap_reloc
|
||||||
|
|
||||||
|
li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
|
||||||
|
bl trap_reloc
|
||||||
|
|
||||||
|
li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
|
||||||
|
li r8, SystemCall - _start + EXC_OFF_SYS_RESET
|
||||||
|
3:
|
||||||
|
bl trap_reloc
|
||||||
|
addi r7, r7, 0x100 /* next exception vector */
|
||||||
|
cmplw 0, r7, r8
|
||||||
|
blt 3b
|
||||||
|
|
||||||
|
li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
|
||||||
|
li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
|
||||||
|
4:
|
||||||
|
bl trap_reloc
|
||||||
|
addi r7, r7, 0x100 /* next exception vector */
|
||||||
|
cmplw 0, r7, r8
|
||||||
|
blt 4b
|
||||||
|
|
||||||
|
mtlr r4 /* restore link register */
|
||||||
|
blr
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Function: relocate entries for one exception vector
|
||||||
|
*/
|
||||||
|
trap_reloc:
|
||||||
|
lwz r0, 0(r7) /* hdlr ... */
|
||||||
|
add r0, r0, r3 /* ... += dest_addr */
|
||||||
|
stw r0, 0(r7)
|
||||||
|
|
||||||
|
lwz r0, 4(r7) /* int_return ... */
|
||||||
|
add r0, r0, r3 /* ... += dest_addr */
|
||||||
|
stw r0, 4(r7)
|
||||||
|
|
||||||
|
blr
|
||||||
|
|
||||||
|
|
||||||
|
#ifdef CONFIG_405EP
|
||||||
|
ppc405ep_init:
|
||||||
|
/*
|
||||||
|
!-----------------------------------------------------------------------
|
||||||
|
! Check FPGA for PCI internal/external arbitration
|
||||||
|
! If board is set to internal arbitration, update cpc0_pci
|
||||||
|
!-----------------------------------------------------------------------
|
||||||
|
*/
|
||||||
|
addi r3,0,CPC0_PCI_HOST_CFG_EN
|
||||||
|
#ifdef CONFIG_BUBINGA405EP
|
||||||
|
addis r5,r0,FPGA_REG1@h /* set offset for FPGA_REG1 */
|
||||||
|
ori r5,r5,FPGA_REG1@l
|
||||||
|
lbz r5,0x0(r5) /* read to get PCI arb selection */
|
||||||
|
andi. r6,r5,FPGA_REG1_PCI_INT_ARB /* using internal arbiter ?*/
|
||||||
|
beq ..pci_cfg_set /* if not set, then bypass reg write*/
|
||||||
|
#endif
|
||||||
|
ori r3,r3,CPC0_PCI_ARBIT_EN
|
||||||
|
..pci_cfg_set:
|
||||||
|
mtdcr CPC0_PCI, r3 /* Enable internal arbiter*/
|
||||||
|
|
||||||
|
/*
|
||||||
|
!-----------------------------------------------------------------------
|
||||||
|
! Check to see if chip is in bypass mode.
|
||||||
|
! If so, write stored CPC0_PLLMR0 and CPC0_PLLMR1 values and perform a
|
||||||
|
! CPU reset Otherwise, skip this step and keep going.
|
||||||
|
! Note: Running BIOS in bypass mode is not supported since PLB speed
|
||||||
|
! will not be fast enough for the SDRAM (min 66MHz)
|
||||||
|
!-----------------------------------------------------------------------
|
||||||
|
*/
|
||||||
|
mfdcr r5, CPC0_PLLMR1
|
||||||
|
rlwinm r4,r5,1,0x1 /* get system clock source (SSCS) */
|
||||||
|
cmpi cr0,0,r4,0x1
|
||||||
|
|
||||||
|
beq pll_done /* if SSCS =b'1' then PLL has */
|
||||||
|
/* already been set */
|
||||||
|
/* and CPU has been reset */
|
||||||
|
/* so skip to next section */
|
||||||
|
|
||||||
|
#ifdef CONFIG_BUBINGA405EP
|
||||||
|
/*
|
||||||
|
!-----------------------------------------------------------------------
|
||||||
|
! Read NVRAM to get value to write in PLLMR.
|
||||||
|
! If value has not been correctly saved, write default value
|
||||||
|
! Default config values (assuming on-board 33MHz SYS_CLK) are above.
|
||||||
|
! See CPU_DEFAULT_200 and CPU_DEFAULT_266 above.
|
||||||
|
!
|
||||||
|
! WARNING: This code assumes the first three words in the nvram_t
|
||||||
|
! structure in openbios.h. Changing the beginning of
|
||||||
|
! the structure will break this code.
|
||||||
|
!
|
||||||
|
!-----------------------------------------------------------------------
|
||||||
|
*/
|
||||||
|
addis r3,0,NVRAM_BASE@h
|
||||||
|
addi r3,r3,NVRAM_BASE@l
|
||||||
|
|
||||||
|
lwz r4, 0(r3)
|
||||||
|
addis r5,0,NVRVFY1@h
|
||||||
|
addi r5,r5,NVRVFY1@l
|
||||||
|
cmp cr0,0,r4,r5 /* Compare 1st NVRAM Magic number*/
|
||||||
|
bne ..no_pllset
|
||||||
|
addi r3,r3,4
|
||||||
|
lwz r4, 0(r3)
|
||||||
|
addis r5,0,NVRVFY2@h
|
||||||
|
addi r5,r5,NVRVFY2@l
|
||||||
|
cmp cr0,0,r4,r5 /* Compare 2 NVRAM Magic number */
|
||||||
|
bne ..no_pllset
|
||||||
|
addi r3,r3,8 /* Skip over conf_size */
|
||||||
|
lwz r4, 4(r3) /* Load PLLMR1 value from NVRAM */
|
||||||
|
lwz r3, 0(r3) /* Load PLLMR0 value from NVRAM */
|
||||||
|
rlwinm r5,r4,1,0x1 /* get system clock source (SSCS) */
|
||||||
|
cmpi cr0,0,r5,1 /* See if PLL is locked */
|
||||||
|
beq pll_write
|
||||||
|
..no_pllset:
|
||||||
|
#endif /* CONFIG_BUBINGA405EP */
|
||||||
|
|
||||||
|
addis r3,0,PLLMR0_DEFAULT@h /* PLLMR0 default value */
|
||||||
|
ori r3,r3,PLLMR0_DEFAULT@l /* */
|
||||||
|
addis r4,0,PLLMR1_DEFAULT@h /* PLLMR1 default value */
|
||||||
|
ori r4,r4,PLLMR1_DEFAULT@l /* */
|
||||||
|
|
||||||
|
b pll_write /* Write the CPC0_PLLMR with new value */
|
||||||
|
|
||||||
|
pll_done:
|
||||||
|
/*
|
||||||
|
!-----------------------------------------------------------------------
|
||||||
|
! Clear Soft Reset Register
|
||||||
|
! This is needed to enable PCI if not booting from serial EPROM
|
||||||
|
!-----------------------------------------------------------------------
|
||||||
|
*/
|
||||||
|
addi r3, 0, 0x0
|
||||||
|
mtdcr CPC0_SRR, r3
|
||||||
|
|
||||||
|
addis r3,0,0x0010
|
||||||
|
mtctr r3
|
||||||
|
pci_wait:
|
||||||
|
bdnz pci_wait
|
||||||
|
|
||||||
|
blr /* return to main code */
|
||||||
|
|
||||||
|
/*
|
||||||
|
!-----------------------------------------------------------------------------
|
||||||
|
! Function: pll_write
|
||||||
|
! Description: Updates the value of the CPC0_PLLMR according to CMOS27E documentation
|
||||||
|
! That is:
|
||||||
|
! 1. Pll is first disabled (de-activated by putting in bypass mode)
|
||||||
|
! 2. PLL is reset
|
||||||
|
! 3. Clock dividers are set while PLL is held in reset and bypassed
|
||||||
|
! 4. PLL Reset is cleared
|
||||||
|
! 5. Wait 100us for PLL to lock
|
||||||
|
! 6. A core reset is performed
|
||||||
|
! Input: r3 = Value to write to CPC0_PLLMR0
|
||||||
|
! Input: r4 = Value to write to CPC0_PLLMR1
|
||||||
|
! Output r3 = none
|
||||||
|
!-----------------------------------------------------------------------------
|
||||||
|
*/
|
||||||
|
pll_write:
|
||||||
|
mfdcr r5, CPC0_UCR
|
||||||
|
andis. r5,r5,0xFFFF
|
||||||
|
ori r5,r5,0x0101 /* Stop the UART clocks */
|
||||||
|
mtdcr CPC0_UCR,r5 /* Before changing PLL */
|
||||||
|
|
||||||
|
mfdcr r5, CPC0_PLLMR1
|
||||||
|
rlwinm r5,r5,0,0x7FFFFFFF /* Disable PLL */
|
||||||
|
mtdcr CPC0_PLLMR1,r5
|
||||||
|
oris r5,r5,0x4000 /* Set PLL Reset */
|
||||||
|
mtdcr CPC0_PLLMR1,r5
|
||||||
|
|
||||||
|
mtdcr CPC0_PLLMR0,r3 /* Set clock dividers */
|
||||||
|
rlwinm r5,r4,0,0x3FFFFFFF /* Reset & Bypass new PLL dividers */
|
||||||
|
oris r5,r5,0x4000 /* Set PLL Reset */
|
||||||
|
mtdcr CPC0_PLLMR1,r5 /* Set clock dividers */
|
||||||
|
rlwinm r5,r5,0,0xBFFFFFFF /* Clear PLL Reset */
|
||||||
|
mtdcr CPC0_PLLMR1,r5
|
||||||
|
|
||||||
|
/*
|
||||||
|
! Wait min of 100us for PLL to lock.
|
||||||
|
! See CMOS 27E databook for more info.
|
||||||
|
! At 200MHz, that means waiting 20,000 instructions
|
||||||
|
*/
|
||||||
|
addi r3,0,20000 /* 2000 = 0x4e20 */
|
||||||
|
mtctr r3
|
||||||
|
pll_wait:
|
||||||
|
bdnz pll_wait
|
||||||
|
|
||||||
|
oris r5,r5,0x8000 /* Enable PLL */
|
||||||
|
mtdcr CPC0_PLLMR1,r5 /* Engage */
|
||||||
|
|
||||||
|
/*
|
||||||
|
* Reset CPU to guarantee timings are OK
|
||||||
|
* Not sure if this is needed...
|
||||||
|
*/
|
||||||
|
addis r3,0,0x1000
|
||||||
|
mtspr dbcr0,r3 /* This will cause a CPU core reset, and */
|
||||||
|
/* execution will continue from the poweron */
|
||||||
|
/* vector of 0xfffffffc */
|
||||||
|
#endif /* CONFIG_405EP */
|
||||||
|
#endif
|
Loading…
Reference in New Issue