rockchip/rk3399: Fix pinctrl pull bias settings
The pull bias settings for GPIO0_A, GPIO0_B, GPIO2_C and GPIO2_D are different from the other GPIO banks. This patch adds a callback function to get the GPIO pull value of each SoC(rk3288 and rk3399) so we can still use the common GPIO driver. BRANCH=none BUG=chrome-os-partner:53251 TEST=Jerry and Gru still boot Change-Id: I2a00b7ffd2699190582f5f50a1e21b61c500bf4f Signed-off-by: Martin Roth <martinroth@chromium.org> Original-Commit-Id: 46d5fa7297693216a2da9bcf15ccce4af796e80e Original-Change-Id: If53f47181bdc235a1ccfefeeb2a77e0eb0e3b1ca Original-Signed-off-by: Shunqian Zheng <zhengsq@rock-chips.com> Original-Reviewed-on: https://chromium-review.googlesource.com/358110 Original-Commit-Ready: Julius Werner <jwerner@chromium.org> Original-Tested-by: Julius Werner <jwerner@chromium.org> Original-Reviewed-by: Julius Werner <jwerner@chromium.org> Reviewed-on: https://review.coreboot.org/15587 Tested-by: build bot (Jenkins) Reviewed-by: Furquan Shaikh <furquan@google.com>
This commit is contained in:
parent
5d49b4a4bc
commit
74bb412753
|
@ -21,21 +21,16 @@
|
|||
#include <soc/soc.h>
|
||||
#include <stdlib.h>
|
||||
|
||||
enum {
|
||||
PULLNONE = 0,
|
||||
PULLUP,
|
||||
PULLDOWN
|
||||
};
|
||||
|
||||
static void __gpio_input(gpio_t gpio, u32 pull)
|
||||
{
|
||||
u32 pull_val = gpio_get_pull_val(gpio, pull);
|
||||
clrbits_le32(&gpio_port[gpio.port]->swporta_ddr, 1 << gpio.num);
|
||||
if (is_pmu_gpio(gpio))
|
||||
clrsetbits_le32(gpio_grf_reg(gpio), 3 << (gpio.idx * 2),
|
||||
pull << (gpio.idx * 2));
|
||||
pull_val << (gpio.idx * 2));
|
||||
else
|
||||
write32(gpio_grf_reg(gpio), RK_CLRSETBITS(3 << (gpio.idx * 2),
|
||||
pull << (gpio.idx * 2)));
|
||||
pull_val << (gpio.idx * 2)));
|
||||
}
|
||||
|
||||
void gpio_input(gpio_t gpio)
|
||||
|
|
|
@ -72,4 +72,14 @@ int is_pmu_gpio(gpio_t gpio);
|
|||
|
||||
/* Return the io addr of gpio register */
|
||||
void *gpio_grf_reg(gpio_t gpio);
|
||||
|
||||
enum {
|
||||
PULLNONE = 0,
|
||||
PULLUP,
|
||||
PULLDOWN
|
||||
};
|
||||
|
||||
/* The gpio pull bias setting may be different between SoCs */
|
||||
u32 gpio_get_pull_val(gpio_t gpio, u32 pull);
|
||||
|
||||
#endif
|
||||
|
|
|
@ -50,3 +50,9 @@ void *gpio_grf_reg(gpio_t gpio)
|
|||
/* There is one pmu gpio, gpio0 , so " - 1" */
|
||||
return &rk3288_grf->gpio1_p[(gpio.port - 1)][gpio.bank];
|
||||
}
|
||||
|
||||
u32 gpio_get_pull_val(gpio_t gpio, u32 pull)
|
||||
{
|
||||
/* use the default gpio pull bias setting defined in soc/gpio.h */
|
||||
return pull;
|
||||
}
|
||||
|
|
|
@ -47,3 +47,36 @@ void *gpio_grf_reg(gpio_t gpio)
|
|||
/* There are two pmu gpio, 0 and 1, so " - 2" */
|
||||
return &rk3399_grf->gpio2_p[(gpio.port - 2)][gpio.bank];
|
||||
}
|
||||
|
||||
#define IS_GPIO_BANK(g, p, b) (g.port == p && g.bank == GPIO_##b)
|
||||
|
||||
enum {
|
||||
PULLNONE_1V8 = 0,
|
||||
PULLDOWN_1V8 = 1,
|
||||
PULLUP_1V8 = 3,
|
||||
};
|
||||
|
||||
u32 gpio_get_pull_val(gpio_t gpio, u32 pull)
|
||||
{
|
||||
/* The default pull bias setting defined in soc/gpio.h */
|
||||
u32 pull_val = pull;
|
||||
|
||||
/* GPIO0_A, GPIO0_B, GPIO2_C, GPIO2_D use the 1V8 pull bias setting.
|
||||
* Defined in TRM V.03 Part1 Page 331 and Page 458
|
||||
*/
|
||||
if (IS_GPIO_BANK(gpio, 0, A) || IS_GPIO_BANK(gpio, 0, B) ||
|
||||
IS_GPIO_BANK(gpio, 2, C) || IS_GPIO_BANK(gpio, 2, D)) {
|
||||
switch (pull) {
|
||||
case PULLUP:
|
||||
pull_val = PULLUP_1V8;
|
||||
break;
|
||||
case PULLDOWN:
|
||||
pull_val = PULLDOWN_1V8;
|
||||
break;
|
||||
default:
|
||||
pull_val = PULLNONE_1V8;
|
||||
}
|
||||
}
|
||||
|
||||
return pull_val;
|
||||
}
|
||||
|
|
Loading…
Reference in New Issue