gizmosphere/gizmo2: Switch away from AGESA_LEGACY
Change-Id: Ief40319f5ff83c408e5a2b7f13572feabfab03a4 Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com> Reviewed-on: https://review.coreboot.org/20723 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Martin Roth <martinroth@google.com>
This commit is contained in:
parent
a7aa57a6ed
commit
74e854ca78
|
@ -16,6 +16,7 @@
|
||||||
#include "AGESA.h"
|
#include "AGESA.h"
|
||||||
#include "amdlib.h"
|
#include "amdlib.h"
|
||||||
#include <northbridge/amd/agesa/BiosCallOuts.h>
|
#include <northbridge/amd/agesa/BiosCallOuts.h>
|
||||||
|
#include <northbridge/amd/agesa/state_machine.h>
|
||||||
#include "Ids.h"
|
#include "Ids.h"
|
||||||
#include "heapManager.h"
|
#include "heapManager.h"
|
||||||
#include "FchPlatform.h"
|
#include "FchPlatform.h"
|
||||||
|
@ -25,8 +26,6 @@
|
||||||
#endif
|
#endif
|
||||||
#include <stdlib.h>
|
#include <stdlib.h>
|
||||||
|
|
||||||
static AGESA_STATUS Fch_Oem_config(UINT32 Func, UINTN FchData, VOID *ConfigPtr);
|
|
||||||
|
|
||||||
const BIOS_CALLOUT_STRUCT BiosCallouts[] =
|
const BIOS_CALLOUT_STRUCT BiosCallouts[] =
|
||||||
{
|
{
|
||||||
{AGESA_DO_RESET, agesa_Reset },
|
{AGESA_DO_RESET, agesa_Reset },
|
||||||
|
@ -36,7 +35,6 @@ const BIOS_CALLOUT_STRUCT BiosCallouts[] =
|
||||||
{AGESA_GET_IDS_INIT_DATA, agesa_EmptyIdsInitData },
|
{AGESA_GET_IDS_INIT_DATA, agesa_EmptyIdsInitData },
|
||||||
{AGESA_HOOKBEFORE_DQS_TRAINING, agesa_NoopSuccess },
|
{AGESA_HOOKBEFORE_DQS_TRAINING, agesa_NoopSuccess },
|
||||||
{AGESA_HOOKBEFORE_EXIT_SELF_REF, agesa_NoopSuccess },
|
{AGESA_HOOKBEFORE_EXIT_SELF_REF, agesa_NoopSuccess },
|
||||||
{AGESA_FCH_OEM_CALLOUT, Fch_Oem_config },
|
|
||||||
{AGESA_GNB_GFX_GET_VBIOS_IMAGE, agesa_GfxGetVbiosImage }
|
{AGESA_GNB_GFX_GET_VBIOS_IMAGE, agesa_GfxGetVbiosImage }
|
||||||
};
|
};
|
||||||
const int BiosCalloutsLen = ARRAY_SIZE(BiosCallouts);
|
const int BiosCalloutsLen = ARRAY_SIZE(BiosCallouts);
|
||||||
|
@ -177,40 +175,19 @@ static void oem_fan_control(FCH_DATA_BLOCK *FchParams)
|
||||||
#endif /* CONFIG_HUDSON_IMC_FWM */
|
#endif /* CONFIG_HUDSON_IMC_FWM */
|
||||||
}
|
}
|
||||||
|
|
||||||
/**
|
void board_FCH_InitReset(struct sysinfo *cb_NA, FCH_RESET_DATA_BLOCK *FchParams_reset)
|
||||||
* Fch Oem setting callback
|
|
||||||
*
|
|
||||||
* Configure platform specific Hudson device,
|
|
||||||
* such Azalia, SATA, IMC etc.
|
|
||||||
*/
|
|
||||||
static AGESA_STATUS Fch_Oem_config(UINT32 Func, UINTN FchData, VOID *ConfigPtr)
|
|
||||||
{
|
{
|
||||||
AMD_CONFIG_PARAMS *StdHeader = ConfigPtr;
|
}
|
||||||
|
|
||||||
if (StdHeader->Func == AMD_INIT_RESET) {
|
void board_FCH_InitEnv(struct sysinfo *cb_NA, FCH_DATA_BLOCK *FchParams_env)
|
||||||
FCH_RESET_DATA_BLOCK *FchParams_reset = (FCH_RESET_DATA_BLOCK *)FchData;
|
{
|
||||||
printk(BIOS_DEBUG, "Fch OEM config in INIT RESET ");
|
/* Azalia Controller OEM Codec Table Pointer */
|
||||||
//FchParams_reset->EcChannel0 = TRUE; /* logical devicd 3 */
|
FchParams_env->Azalia.AzaliaOemCodecTablePtr = (CODEC_TBL_LIST *)(&CodecTableList[0]);
|
||||||
FchParams_reset->FchReset.Xhci0Enable = IS_ENABLED(CONFIG_HUDSON_XHCI_ENABLE);
|
|
||||||
FchParams_reset->FchReset.Xhci1Enable = FALSE;
|
FchParams_env->Imc.ImcEnable = FALSE;
|
||||||
} else if (StdHeader->Func == AMD_INIT_ENV) {
|
FchParams_env->Hwm.HwMonitorEnable = FALSE;
|
||||||
FCH_DATA_BLOCK *FchParams_env = (FCH_DATA_BLOCK *)FchData;
|
FchParams_env->Hwm.HwmFchtsiAutoPoll = FALSE;/* 1 enable, 0 disable TSI Auto Polling */
|
||||||
printk(BIOS_DEBUG, "Fch OEM config in INIT ENV ");
|
|
||||||
|
/* Fan Control */
|
||||||
/* Azalia Controller OEM Codec Table Pointer */
|
oem_fan_control(FchParams_env);
|
||||||
FchParams_env->Azalia.AzaliaOemCodecTablePtr = (CODEC_TBL_LIST *)(&CodecTableList[0]);
|
|
||||||
/* Azalia Controller Front Panel OEM Table Pointer */
|
|
||||||
|
|
||||||
/* Fan Control */
|
|
||||||
oem_fan_control(FchParams_env);
|
|
||||||
|
|
||||||
/* XHCI configuration */
|
|
||||||
FchParams_env->Usb.Xhci0Enable = IS_ENABLED(CONFIG_HUDSON_XHCI_ENABLE);
|
|
||||||
FchParams_env->Usb.Xhci1Enable = FALSE;
|
|
||||||
|
|
||||||
/* sata configuration */
|
|
||||||
}
|
|
||||||
printk(BIOS_DEBUG, "Done\n");
|
|
||||||
|
|
||||||
return AGESA_SUCCESS;
|
|
||||||
}
|
}
|
||||||
|
|
|
@ -18,7 +18,6 @@ if BOARD_GIZMOSPHERE_GIZMO2
|
||||||
|
|
||||||
config BOARD_SPECIFIC_OPTIONS # dummy
|
config BOARD_SPECIFIC_OPTIONS # dummy
|
||||||
def_bool y
|
def_bool y
|
||||||
select AGESA_LEGACY
|
|
||||||
select CPU_AMD_AGESA_FAMILY16_KB
|
select CPU_AMD_AGESA_FAMILY16_KB
|
||||||
select NORTHBRIDGE_AMD_AGESA_FAMILY16_KB
|
select NORTHBRIDGE_AMD_AGESA_FAMILY16_KB
|
||||||
select SOUTHBRIDGE_AMD_AGESA_YANGTZE
|
select SOUTHBRIDGE_AMD_AGESA_YANGTZE
|
||||||
|
|
|
@ -20,7 +20,7 @@
|
||||||
#include <PlatformMemoryConfiguration.h>
|
#include <PlatformMemoryConfiguration.h>
|
||||||
#include "Filecode.h"
|
#include "Filecode.h"
|
||||||
|
|
||||||
#include <northbridge/amd/agesa/agesawrapper.h>
|
#include <northbridge/amd/agesa/state_machine.h>
|
||||||
|
|
||||||
#define FILECODE PROC_GNB_PCIE_FAMILY_0X15_F15PCIECOMPLEXCONFIG_FILECODE
|
#define FILECODE PROC_GNB_PCIE_FAMILY_0X15_F15PCIECOMPLEXCONFIG_FILECODE
|
||||||
|
|
||||||
|
@ -98,6 +98,13 @@ static const PCIe_COMPLEX_DESCRIPTOR PcieComplex = {
|
||||||
.DdiLinkList = DdiList
|
.DdiLinkList = DdiList
|
||||||
};
|
};
|
||||||
|
|
||||||
|
void board_BeforeInitReset(struct sysinfo *cb, AMD_RESET_PARAMS *Reset)
|
||||||
|
{
|
||||||
|
FCH_RESET_INTERFACE *FchReset = &Reset->FchInterface;
|
||||||
|
FchReset->Xhci0Enable = IS_ENABLED(CONFIG_HUDSON_XHCI_ENABLE);
|
||||||
|
FchReset->Xhci1Enable = FALSE;
|
||||||
|
}
|
||||||
|
|
||||||
/*---------------------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------------------*/
|
||||||
/**
|
/**
|
||||||
* OemCustomizeInitEarly
|
* OemCustomizeInitEarly
|
||||||
|
@ -114,7 +121,7 @@ static const PCIe_COMPLEX_DESCRIPTOR PcieComplex = {
|
||||||
**/
|
**/
|
||||||
/*---------------------------------------------------------------------------------------*/
|
/*---------------------------------------------------------------------------------------*/
|
||||||
|
|
||||||
static AGESA_STATUS OemInitEarly(AMD_EARLY_PARAMS * InitEarly)
|
void board_BeforeInitEarly(struct sysinfo *cb, AMD_EARLY_PARAMS *InitEarly)
|
||||||
{
|
{
|
||||||
AGESA_STATUS Status;
|
AGESA_STATUS Status;
|
||||||
PCIe_COMPLEX_DESCRIPTOR *PcieComplexListPtr;
|
PCIe_COMPLEX_DESCRIPTOR *PcieComplexListPtr;
|
||||||
|
@ -136,14 +143,6 @@ static AGESA_STATUS OemInitEarly(AMD_EARLY_PARAMS * InitEarly)
|
||||||
PcieComplexListPtr = (PCIe_COMPLEX_DESCRIPTOR *) AllocHeapParams.BufferPtr;
|
PcieComplexListPtr = (PCIe_COMPLEX_DESCRIPTOR *) AllocHeapParams.BufferPtr;
|
||||||
LibAmdMemCopy (PcieComplexListPtr, &PcieComplex, sizeof(PcieComplex), &InitEarly->StdHeader);
|
LibAmdMemCopy (PcieComplexListPtr, &PcieComplex, sizeof(PcieComplex), &InitEarly->StdHeader);
|
||||||
InitEarly->GnbConfig.PcieComplexList = PcieComplexListPtr;
|
InitEarly->GnbConfig.PcieComplexList = PcieComplexListPtr;
|
||||||
return AGESA_SUCCESS;
|
|
||||||
}
|
|
||||||
|
|
||||||
static AGESA_STATUS OemInitMid(AMD_MID_PARAMS * InitMid)
|
|
||||||
{
|
|
||||||
/* 0 iGpuVgaAdapter, 1 iGpuVgaNonAdapter; */
|
|
||||||
InitMid->GnbMidConfiguration.iGpuVgaMode = 0;
|
|
||||||
return AGESA_SUCCESS;
|
|
||||||
}
|
}
|
||||||
|
|
||||||
/*----------------------------------------------------------------------------------------
|
/*----------------------------------------------------------------------------------------
|
||||||
|
@ -157,7 +156,7 @@ static AGESA_STATUS OemInitMid(AMD_MID_PARAMS * InitMid)
|
||||||
* is populated, AGESA will base its settings on the data from the table. Otherwise, it will
|
* is populated, AGESA will base its settings on the data from the table. Otherwise, it will
|
||||||
* use its default conservative settings.
|
* use its default conservative settings.
|
||||||
*/
|
*/
|
||||||
CONST PSO_ENTRY ROMDATA DefaultPlatformMemoryConfiguration[] = {
|
static CONST PSO_ENTRY ROMDATA PlatformMemoryTable[] = {
|
||||||
|
|
||||||
#define SEED_WL 0x0E
|
#define SEED_WL 0x0E
|
||||||
WRITE_LEVELING_SEED(
|
WRITE_LEVELING_SEED(
|
||||||
|
@ -183,7 +182,13 @@ CONST PSO_ENTRY ROMDATA DefaultPlatformMemoryConfiguration[] = {
|
||||||
PSO_END
|
PSO_END
|
||||||
};
|
};
|
||||||
|
|
||||||
const struct OEM_HOOK OemCustomize = {
|
void board_BeforeInitPost(struct sysinfo *cb, AMD_POST_PARAMS *InitPost)
|
||||||
.InitEarly = OemInitEarly,
|
{
|
||||||
.InitMid = OemInitMid,
|
InitPost->MemConfig.PlatformMemoryConfiguration = (PSO_ENTRY *)PlatformMemoryTable;
|
||||||
};
|
}
|
||||||
|
|
||||||
|
void board_BeforeInitMid(struct sysinfo *cb, AMD_MID_PARAMS *InitMid)
|
||||||
|
{
|
||||||
|
/* 0 iGpuVgaAdapter, 1 iGpuVgaNonAdapter; */
|
||||||
|
InitMid->GnbMidConfiguration.iGpuVgaMode = 0;
|
||||||
|
}
|
||||||
|
|
|
@ -28,7 +28,7 @@
|
||||||
#include <southbridge/amd/common/amd_pci_util.h>
|
#include <southbridge/amd/common/amd_pci_util.h>
|
||||||
#include <northbridge/amd/agesa/family16kb/pci_devs.h>
|
#include <northbridge/amd/agesa/family16kb/pci_devs.h>
|
||||||
#include <northbridge/amd/agesa/BiosCallOuts.h>
|
#include <northbridge/amd/agesa/BiosCallOuts.h>
|
||||||
#include <northbridge/amd/agesa/agesawrapper.h>
|
#include <northbridge/amd/agesa/state_machine.h>
|
||||||
|
|
||||||
/***********************************************************
|
/***********************************************************
|
||||||
* These arrays set up the FCH PCI_INTR registers 0xC00/0xC01.
|
* These arrays set up the FCH PCI_INTR registers 0xC00/0xC01.
|
||||||
|
@ -119,10 +119,6 @@ static void pirq_setup(void)
|
||||||
static void mainboard_enable(device_t dev)
|
static void mainboard_enable(device_t dev)
|
||||||
{
|
{
|
||||||
printk(BIOS_INFO, "Mainboard " CONFIG_MAINBOARD_PART_NUMBER " Enable.\n");
|
printk(BIOS_INFO, "Mainboard " CONFIG_MAINBOARD_PART_NUMBER " Enable.\n");
|
||||||
|
|
||||||
if (acpi_is_wakeup_s3())
|
|
||||||
agesawrapper_fchs3earlyrestore();
|
|
||||||
|
|
||||||
/* Initialize the PIRQ data structures for consumption */
|
/* Initialize the PIRQ data structures for consumption */
|
||||||
pirq_setup();
|
pirq_setup();
|
||||||
}
|
}
|
||||||
|
|
|
@ -13,34 +13,17 @@
|
||||||
* GNU General Public License for more details.
|
* GNU General Public License for more details.
|
||||||
*/
|
*/
|
||||||
|
|
||||||
#include <stdint.h>
|
|
||||||
#include <string.h>
|
|
||||||
#include <device/pci_def.h>
|
|
||||||
#include <device/pci_ids.h>
|
|
||||||
#include <arch/acpi.h>
|
|
||||||
#include <arch/io.h>
|
#include <arch/io.h>
|
||||||
#include <arch/stages.h>
|
#include <northbridge/amd/agesa/state_machine.h>
|
||||||
#include <device/pnp_def.h>
|
|
||||||
#include <arch/cpu.h>
|
|
||||||
#include <cpu/x86/lapic.h>
|
|
||||||
#include <console/console.h>
|
|
||||||
#include <commonlib/loglevel.h>
|
|
||||||
#include <cpu/amd/car.h>
|
|
||||||
#include <northbridge/amd/agesa/agesawrapper.h>
|
|
||||||
#include <northbridge/amd/agesa/agesa_helper.h>
|
|
||||||
#include <cpu/x86/bist.h>
|
|
||||||
#include <cpu/x86/lapic.h>
|
|
||||||
#include <southbridge/amd/agesa/hudson/hudson.h>
|
#include <southbridge/amd/agesa/hudson/hudson.h>
|
||||||
#include <cpu/amd/agesa/s3_resume.h>
|
|
||||||
#include "cbmem.h"
|
|
||||||
|
|
||||||
|
void board_BeforeAgesa(struct sysinfo *cb)
|
||||||
void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
|
|
||||||
{
|
{
|
||||||
u32 val;
|
/* For serial port option, plug-in card on LPC. */
|
||||||
|
pci_devfn_t dev = PCI_DEV(0, 0x14, 3);
|
||||||
|
pci_write_config32(dev, 0x44, 0xff03ffd5);
|
||||||
|
|
||||||
/* Must come first to enable PCI MMCONF. */
|
hudson_lpc_port80();
|
||||||
amd_initmmio();
|
|
||||||
|
|
||||||
/* In Hudson RRG, PMIOxD2[5:4] is "Drive strength control for
|
/* In Hudson RRG, PMIOxD2[5:4] is "Drive strength control for
|
||||||
* LpcClk[1:0]". To be consistent with Parmer, setting to 4mA
|
* LpcClk[1:0]". To be consistent with Parmer, setting to 4mA
|
||||||
|
@ -49,68 +32,19 @@ void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
|
||||||
*/
|
*/
|
||||||
outb(0xD2, 0xcd6);
|
outb(0xD2, 0xcd6);
|
||||||
outb(0x00, 0xcd7);
|
outb(0x00, 0xcd7);
|
||||||
|
}
|
||||||
|
|
||||||
/* Set LPC decode enables. */
|
#if 0
|
||||||
pci_devfn_t dev = PCI_DEV(0, 0x14, 3);
|
/* LPC clock? Should happen before enable_serial. */
|
||||||
pci_write_config32(dev, 0x44, 0xff03ffd5);
|
|
||||||
|
|
||||||
hudson_lpc_port80();
|
|
||||||
|
|
||||||
if (!cpu_init_detectedx && boot_cpu()) {
|
|
||||||
post_code(0x30);
|
|
||||||
|
|
||||||
post_code(0x31);
|
|
||||||
console_init();
|
|
||||||
}
|
|
||||||
|
|
||||||
/* Halt if there was a built in self test failure */
|
|
||||||
post_code(0x34);
|
|
||||||
report_bist_failure(bist);
|
|
||||||
|
|
||||||
/* Load MPB */
|
|
||||||
val = cpuid_eax(1);
|
|
||||||
printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
|
|
||||||
printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
|
|
||||||
|
|
||||||
/* On Larne, after LpcClkDrvSth is set, it needs some time to be stable, because of the buffer ICS551M */
|
/* On Larne, after LpcClkDrvSth is set, it needs some time to be stable, because of the buffer ICS551M */
|
||||||
int i;
|
int i;
|
||||||
for(i = 0; i < 200000; i++)
|
for(i = 0; i < 200000; i++)
|
||||||
val = inb(0xcd6);
|
val = inb(0xcd6);
|
||||||
|
#endif
|
||||||
|
|
||||||
post_code(0x37);
|
#if 0
|
||||||
agesawrapper_amdinitreset();
|
/* Was before copy_and_run. */
|
||||||
post_code(0x38);
|
|
||||||
printk(BIOS_DEBUG, "Got past yangtze_early_setup\n");
|
|
||||||
|
|
||||||
post_code(0x39);
|
|
||||||
|
|
||||||
agesawrapper_amdinitearly();
|
|
||||||
int s3resume = acpi_is_wakeup_s3();
|
|
||||||
if (!s3resume) {
|
|
||||||
post_code(0x40);
|
|
||||||
agesawrapper_amdinitpost();
|
|
||||||
post_code(0x41);
|
|
||||||
agesawrapper_amdinitenv();
|
|
||||||
/* TODO: Disable cache is not ok. */
|
|
||||||
disable_cache_as_ram();
|
|
||||||
} else { /* S3 detect */
|
|
||||||
printk(BIOS_INFO, "S3 detected\n");
|
|
||||||
|
|
||||||
post_code(0x60);
|
|
||||||
agesawrapper_amdinitresume();
|
|
||||||
|
|
||||||
amd_initcpuio();
|
|
||||||
agesawrapper_amds3laterestore();
|
|
||||||
|
|
||||||
post_code(0x61);
|
|
||||||
prepare_for_resume();
|
|
||||||
}
|
|
||||||
|
|
||||||
outb(0xEA, 0xCD6);
|
outb(0xEA, 0xCD6);
|
||||||
outb(0x1, 0xcd7);
|
outb(0x1, 0xcd7);
|
||||||
|
#endif
|
||||||
post_code(0x50);
|
|
||||||
copy_and_run();
|
|
||||||
|
|
||||||
post_code(0x54); /* Should never see this post code. */
|
|
||||||
}
|
|
||||||
|
|
Loading…
Reference in New Issue