fsp: Move fsp to fsp1_0
Prepare for FSP 1.1 integration by moving the FSP to a FSP 1.0 specific directory. See follow-on patches for sharing of common code. Change-Id: Ic58cb4074c65b91d119909132a012876d7ee7b74 Signed-off-by: Marc Jones <marc.jones@se-eng.com> Reviewed-on: http://review.coreboot.org/9970 Tested-by: build bot (Jenkins) Reviewed-by: Aaron Durbin <adurbin@chromium.org>
This commit is contained in:
parent
be34797e4c
commit
786879777a
|
@ -335,7 +335,7 @@ source "src/ec/acpi/Kconfig"
|
||||||
source "src/ec/*/*/Kconfig"
|
source "src/ec/*/*/Kconfig"
|
||||||
comment "SoC"
|
comment "SoC"
|
||||||
source "src/soc/*/*/Kconfig"
|
source "src/soc/*/*/Kconfig"
|
||||||
source "src/drivers/intel/fsp/Kconfig"
|
source "src/drivers/intel/fsp1_0/Kconfig"
|
||||||
|
|
||||||
endmenu
|
endmenu
|
||||||
|
|
||||||
|
|
|
@ -30,7 +30,7 @@ cpu_ucode_cbfs_file = $(obj)/cpu_microcode_blob.bin
|
||||||
cbfs_include_ucode = y
|
cbfs_include_ucode = y
|
||||||
endif
|
endif
|
||||||
|
|
||||||
ifeq ($(CONFIG_PLATFORM_USES_FSP), y)
|
ifeq ($(CONFIG_PLATFORM_USES_FSP1_0), y)
|
||||||
cpu_ucode_cbfs_offset = "-b $(CONFIG_CPU_MICROCODE_CBFS_LOC)"
|
cpu_ucode_cbfs_offset = "-b $(CONFIG_CPU_MICROCODE_CBFS_LOC)"
|
||||||
else
|
else
|
||||||
cpu_ucode_cbfs_offset = "-b"
|
cpu_ucode_cbfs_offset = "-b"
|
||||||
|
|
|
@ -28,7 +28,7 @@ if CPU_INTEL_FSP_MODEL_206AX || CPU_INTEL_FSP_MODEL_306AX
|
||||||
|
|
||||||
config CPU_SPECIFIC_OPTIONS
|
config CPU_SPECIFIC_OPTIONS
|
||||||
def_bool y
|
def_bool y
|
||||||
select PLATFORM_USES_FSP
|
select PLATFORM_USES_FSP1_0
|
||||||
select ARCH_BOOTBLOCK_X86_32
|
select ARCH_BOOTBLOCK_X86_32
|
||||||
select ARCH_VERSTAGE_X86_32
|
select ARCH_VERSTAGE_X86_32
|
||||||
select ARCH_ROMSTAGE_X86_32
|
select ARCH_ROMSTAGE_X86_32
|
||||||
|
|
|
@ -24,7 +24,7 @@ if CPU_INTEL_FSP_MODEL_406DX
|
||||||
|
|
||||||
config CPU_SPECIFIC_OPTIONS
|
config CPU_SPECIFIC_OPTIONS
|
||||||
def_bool y
|
def_bool y
|
||||||
select PLATFORM_USES_FSP
|
select PLATFORM_USES_FSP1_0
|
||||||
select ARCH_BOOTBLOCK_X86_32
|
select ARCH_BOOTBLOCK_X86_32
|
||||||
select ARCH_VERSTAGE_X86_32
|
select ARCH_VERSTAGE_X86_32
|
||||||
select ARCH_ROMSTAGE_X86_32
|
select ARCH_ROMSTAGE_X86_32
|
||||||
|
|
|
@ -105,12 +105,12 @@ config X86_AMD_FIXED_MTRRS
|
||||||
This option informs the MTRR code to use the RdMem and WrMem fields
|
This option informs the MTRR code to use the RdMem and WrMem fields
|
||||||
in the fixed MTRR MSRs.
|
in the fixed MTRR MSRs.
|
||||||
|
|
||||||
config PLATFORM_USES_FSP
|
config PLATFORM_USES_FSP1_0
|
||||||
bool
|
bool
|
||||||
default n
|
default n
|
||||||
help
|
help
|
||||||
Selected for Intel processors/platform combinations that use the
|
Selected for Intel processors/platform combinations that use the
|
||||||
Intel Firmware Support Package (FSP) for initialization.
|
Intel Firmware Support Package (FSP) 1.0 for initialization.
|
||||||
|
|
||||||
config PARALLEL_MP
|
config PARALLEL_MP
|
||||||
def_bool n
|
def_bool n
|
||||||
|
|
|
@ -23,8 +23,8 @@
|
||||||
#include <cbmem.h>
|
#include <cbmem.h>
|
||||||
#include <arch/early_variables.h>
|
#include <arch/early_variables.h>
|
||||||
|
|
||||||
#if IS_ENABLED(CONFIG_PLATFORM_USES_FSP)
|
#if IS_ENABLED(CONFIG_PLATFORM_USES_FSP1_0)
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
#endif
|
#endif
|
||||||
typedef void (* const car_migration_func_t)(void);
|
typedef void (* const car_migration_func_t)(void);
|
||||||
|
|
||||||
|
@ -67,7 +67,7 @@ void *car_get_var_ptr(void *var)
|
||||||
return var;
|
return var;
|
||||||
}
|
}
|
||||||
|
|
||||||
#if IS_ENABLED(CONFIG_PLATFORM_USES_FSP)
|
#if IS_ENABLED(CONFIG_PLATFORM_USES_FSP1_0)
|
||||||
migrated_base=(char *)find_saved_temp_mem(
|
migrated_base=(char *)find_saved_temp_mem(
|
||||||
*(void **)CBMEM_FSP_HOB_PTR);
|
*(void **)CBMEM_FSP_HOB_PTR);
|
||||||
#else
|
#else
|
||||||
|
@ -100,7 +100,7 @@ void *car_sync_var_ptr(void *var)
|
||||||
if (*mig_var < _car_start || *mig_var > _car_end)
|
if (*mig_var < _car_start || *mig_var > _car_end)
|
||||||
return mig_var;
|
return mig_var;
|
||||||
|
|
||||||
#if !IS_ENABLED(CONFIG_PLATFORM_USES_FSP)
|
#if !IS_ENABLED(CONFIG_PLATFORM_USES_FSP1_0)
|
||||||
/* Keep console buffer in CAR until cbmemc_reinit() moves it. */
|
/* Keep console buffer in CAR until cbmemc_reinit() moves it. */
|
||||||
if (*mig_var == _car_end)
|
if (*mig_var == _car_end)
|
||||||
return mig_var;
|
return mig_var;
|
||||||
|
@ -149,7 +149,7 @@ static void do_car_migrate_hooks(void)
|
||||||
|
|
||||||
void car_migrate_variables(void)
|
void car_migrate_variables(void)
|
||||||
{
|
{
|
||||||
if (!IS_ENABLED(PLATFORM_USES_FSP))
|
if (!IS_ENABLED(PLATFORM_USES_FSP1_0))
|
||||||
do_car_migrate_variables();
|
do_car_migrate_variables();
|
||||||
|
|
||||||
do_car_migrate_hooks();
|
do_car_migrate_hooks();
|
||||||
|
|
|
@ -1,4 +1,4 @@
|
||||||
subdirs-y += gma
|
subdirs-y += gma
|
||||||
subdirs-y += wifi
|
subdirs-y += wifi
|
||||||
subdirs-$(CONFIG_PLATFORM_USES_FSP) += fsp
|
subdirs-$(CONFIG_PLATFORM_USES_FSP1_0) += fsp1_0
|
||||||
subdirs-$(CONFIG_DRIVER_INTEL_I210) += i210
|
subdirs-$(CONFIG_DRIVER_INTEL_I210) += i210
|
||||||
|
|
|
@ -17,7 +17,7 @@
|
||||||
## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
||||||
##
|
##
|
||||||
|
|
||||||
if PLATFORM_USES_FSP
|
if PLATFORM_USES_FSP1_0
|
||||||
|
|
||||||
comment "Intel FSP"
|
comment "Intel FSP"
|
||||||
|
|
||||||
|
@ -142,4 +142,4 @@ config FSP_USES_UPD
|
||||||
default n
|
default n
|
||||||
help
|
help
|
||||||
If this FSP uses UPD/VPD data regions, select this in the chipset Kconfig.
|
If this FSP uses UPD/VPD data regions, select this in the chipset Kconfig.
|
||||||
endif #PLATFORM_USES_FSP
|
endif #PLATFORM_USES_FSP1_0
|
|
@ -23,10 +23,10 @@ romstage-y += fsp_util.c hob.c
|
||||||
ramstage-$(CONFIG_ENABLE_MRC_CACHE) += fastboot_cache.c
|
ramstage-$(CONFIG_ENABLE_MRC_CACHE) += fastboot_cache.c
|
||||||
romstage-$(CONFIG_ENABLE_MRC_CACHE) += fastboot_cache.c
|
romstage-$(CONFIG_ENABLE_MRC_CACHE) += fastboot_cache.c
|
||||||
|
|
||||||
CPPFLAGS_common += -Isrc/drivers/intel/fsp
|
CPPFLAGS_common += -Isrc/drivers/intel/fsp1_0
|
||||||
|
|
||||||
ifeq ($(CONFIG_USE_GENERIC_FSP_CAR_INC),y)
|
ifeq ($(CONFIG_USE_GENERIC_FSP_CAR_INC),y)
|
||||||
cpu_incs += $(src)/drivers/intel/fsp/cache_as_ram.inc
|
cpu_incs += $(src)/drivers/intel/fsp1_0/cache_as_ram.inc
|
||||||
endif
|
endif
|
||||||
|
|
||||||
ifeq ($(CONFIG_HAVE_FSP_BIN),y)
|
ifeq ($(CONFIG_HAVE_FSP_BIN),y)
|
|
@ -36,7 +36,7 @@
|
||||||
#include <baytrail/romstage.h>
|
#include <baytrail/romstage.h>
|
||||||
#include <baytrail/acpi.h>
|
#include <baytrail/acpi.h>
|
||||||
#include <baytrail/baytrail.h>
|
#include <baytrail/baytrail.h>
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
|
|
||||||
/**
|
/**
|
||||||
* /brief mainboard call for setup that needs to be done before fsp init
|
* /brief mainboard call for setup that needs to be done before fsp init
|
||||||
|
|
|
@ -20,7 +20,7 @@
|
||||||
*/
|
*/
|
||||||
|
|
||||||
#include <baytrail/romstage.h>
|
#include <baytrail/romstage.h>
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
#include <pc80/mc146818rtc.h>
|
#include <pc80/mc146818rtc.h>
|
||||||
#include <console/console.h>
|
#include <console/console.h>
|
||||||
#include <baytrail/gpio.h>
|
#include <baytrail/gpio.h>
|
||||||
|
|
|
@ -23,7 +23,7 @@
|
||||||
#include <device/pci_def.h>
|
#include <device/pci_def.h>
|
||||||
#include <device/pnp_def.h>
|
#include <device/pnp_def.h>
|
||||||
#include <cpu/x86/lapic.h>
|
#include <cpu/x86/lapic.h>
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
#include <southbridge/intel/fsp_rangeley/soc.h>
|
#include <southbridge/intel/fsp_rangeley/soc.h>
|
||||||
#include <southbridge/intel/fsp_rangeley/gpio.h>
|
#include <southbridge/intel/fsp_rangeley/gpio.h>
|
||||||
#include <southbridge/intel/fsp_rangeley/romstage.h>
|
#include <southbridge/intel/fsp_rangeley/romstage.h>
|
||||||
|
|
|
@ -36,7 +36,7 @@
|
||||||
#include <baytrail/romstage.h>
|
#include <baytrail/romstage.h>
|
||||||
#include <baytrail/acpi.h>
|
#include <baytrail/acpi.h>
|
||||||
#include <baytrail/baytrail.h>
|
#include <baytrail/baytrail.h>
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
#include "modhwinfo.h"
|
#include "modhwinfo.h"
|
||||||
|
|
||||||
/**
|
/**
|
||||||
|
|
|
@ -22,7 +22,7 @@
|
||||||
#define _FSP_RANGELEY_CHIP_H_
|
#define _FSP_RANGELEY_CHIP_H_
|
||||||
|
|
||||||
#include <arch/acpi.h>
|
#include <arch/acpi.h>
|
||||||
#include <drivers/intel/fsp/fsp_values.h>
|
#include <drivers/intel/fsp1_0/fsp_values.h>
|
||||||
|
|
||||||
struct northbridge_intel_fsp_rangeley_config {
|
struct northbridge_intel_fsp_rangeley_config {
|
||||||
|
|
||||||
|
|
|
@ -19,7 +19,7 @@
|
||||||
|
|
||||||
config RANGELEY_FSP_SPECIFIC_OPTIONS
|
config RANGELEY_FSP_SPECIFIC_OPTIONS
|
||||||
def_bool y
|
def_bool y
|
||||||
select PLATFORM_USES_FSP
|
select PLATFORM_USES_FSP1_0
|
||||||
select USE_GENERIC_FSP_CAR_INC
|
select USE_GENERIC_FSP_CAR_INC
|
||||||
select FSP_USES_UPD
|
select FSP_USES_UPD
|
||||||
select ENABLE_MRC_CACHE #rangeley FSP always needs MRC data
|
select ENABLE_MRC_CACHE #rangeley FSP always needs MRC data
|
||||||
|
|
|
@ -25,7 +25,7 @@
|
||||||
#include <cbmem.h>
|
#include <cbmem.h>
|
||||||
#include <device/device.h>
|
#include <device/device.h>
|
||||||
#include <southbridge/intel/fsp_rangeley/pci_devs.h>
|
#include <southbridge/intel/fsp_rangeley/pci_devs.h>
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
#include <fspvpd.h>
|
#include <fspvpd.h>
|
||||||
#include <fspbootmode.h>
|
#include <fspbootmode.h>
|
||||||
#include <reset.h>
|
#include <reset.h>
|
||||||
|
|
|
@ -35,7 +35,7 @@
|
||||||
#include <cbmem.h>
|
#include <cbmem.h>
|
||||||
#include "chip.h"
|
#include "chip.h"
|
||||||
#include "northbridge.h"
|
#include "northbridge.h"
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
#include <cpu/x86/lapic.h>
|
#include <cpu/x86/lapic.h>
|
||||||
|
|
||||||
static int bridge_revision_id = -1;
|
static int bridge_revision_id = -1;
|
||||||
|
|
|
@ -24,7 +24,7 @@
|
||||||
#include <cbmem.h>
|
#include <cbmem.h>
|
||||||
#include <device/pci_def.h>
|
#include <device/pci_def.h>
|
||||||
#include "northbridge.h"
|
#include "northbridge.h"
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
|
|
||||||
static uintptr_t smm_region_start(void)
|
static uintptr_t smm_region_start(void)
|
||||||
{
|
{
|
||||||
|
|
|
@ -19,7 +19,7 @@
|
||||||
|
|
||||||
config SANDYBRIDGE_FSP_SPECIFIC_OPTIONS
|
config SANDYBRIDGE_FSP_SPECIFIC_OPTIONS
|
||||||
def_bool y
|
def_bool y
|
||||||
select PLATFORM_USES_FSP
|
select PLATFORM_USES_FSP1_0
|
||||||
select USE_GENERIC_FSP_CAR_INC
|
select USE_GENERIC_FSP_CAR_INC
|
||||||
select FSP_USES_UPD if SOUTHBRIDGE_INTEL_FSP_I89XX
|
select FSP_USES_UPD if SOUTHBRIDGE_INTEL_FSP_I89XX
|
||||||
|
|
||||||
|
|
|
@ -29,7 +29,7 @@ void report_platform_info(void);
|
||||||
|
|
||||||
#include <stdint.h>
|
#include <stdint.h>
|
||||||
#include <arch/cpu.h>
|
#include <arch/cpu.h>
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
|
|
||||||
void main(FSP_INFO_HEADER *fsp_info_header);
|
void main(FSP_INFO_HEADER *fsp_info_header);
|
||||||
void romstage_main_continue(EFI_STATUS status, void *hob_list_ptr);
|
void romstage_main_continue(EFI_STATUS status, void *hob_list_ptr);
|
||||||
|
|
|
@ -22,7 +22,7 @@
|
||||||
#include <device/pci.h>
|
#include <device/pci.h>
|
||||||
#include <baytrail/pci_devs.h>
|
#include <baytrail/pci_devs.h>
|
||||||
#include <baytrail/ramstage.h>
|
#include <baytrail/ramstage.h>
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
#include "chip.h"
|
#include "chip.h"
|
||||||
|
|
||||||
static void pci_domain_set_resources(device_t dev)
|
static void pci_domain_set_resources(device_t dev)
|
||||||
|
|
|
@ -23,7 +23,7 @@
|
||||||
#define _FSP_BAYTRAIL_CHIP_H_
|
#define _FSP_BAYTRAIL_CHIP_H_
|
||||||
|
|
||||||
#include <arch/acpi.h>
|
#include <arch/acpi.h>
|
||||||
#include <drivers/intel/fsp/fsp_values.h>
|
#include <drivers/intel/fsp1_0/fsp_values.h>
|
||||||
|
|
||||||
/* The devicetree parser expects chip.h to reside directly in the path
|
/* The devicetree parser expects chip.h to reside directly in the path
|
||||||
* specified by the devicetree. */
|
* specified by the devicetree. */
|
||||||
|
|
|
@ -19,7 +19,7 @@
|
||||||
|
|
||||||
config BAYTRAIL_FSP_SPECIFIC_OPTIONS
|
config BAYTRAIL_FSP_SPECIFIC_OPTIONS
|
||||||
def_bool y
|
def_bool y
|
||||||
select PLATFORM_USES_FSP
|
select PLATFORM_USES_FSP1_0
|
||||||
select USE_GENERIC_FSP_CAR_INC
|
select USE_GENERIC_FSP_CAR_INC
|
||||||
select FSP_USES_UPD
|
select FSP_USES_UPD
|
||||||
|
|
||||||
|
|
|
@ -26,7 +26,7 @@
|
||||||
#include <device/device.h>
|
#include <device/device.h>
|
||||||
#include <device/pci_def.h>
|
#include <device/pci_def.h>
|
||||||
#include <baytrail/pci_devs.h>
|
#include <baytrail/pci_devs.h>
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
#include "../chip.h"
|
#include "../chip.h"
|
||||||
#include <arch/io.h>
|
#include <arch/io.h>
|
||||||
#include <baytrail/reset.h>
|
#include <baytrail/reset.h>
|
||||||
|
|
|
@ -22,7 +22,7 @@
|
||||||
#include <cbmem.h>
|
#include <cbmem.h>
|
||||||
#include <baytrail/iosf.h>
|
#include <baytrail/iosf.h>
|
||||||
#include <baytrail/smm.h>
|
#include <baytrail/smm.h>
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
|
|
||||||
uintptr_t smm_region_start(void)
|
uintptr_t smm_region_start(void)
|
||||||
{
|
{
|
||||||
|
|
|
@ -31,7 +31,7 @@
|
||||||
#include <device/pci.h>
|
#include <device/pci.h>
|
||||||
#include <cbmem.h>
|
#include <cbmem.h>
|
||||||
#include <baytrail/baytrail.h>
|
#include <baytrail/baytrail.h>
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
|
|
||||||
|
|
||||||
static const int legacy_hole_base_k = 0xa0000 / 1024;
|
static const int legacy_hole_base_k = 0xa0000 / 1024;
|
||||||
|
|
|
@ -37,7 +37,7 @@
|
||||||
#include <baytrail/romstage.h>
|
#include <baytrail/romstage.h>
|
||||||
#include <baytrail/acpi.h>
|
#include <baytrail/acpi.h>
|
||||||
#include <baytrail/baytrail.h>
|
#include <baytrail/baytrail.h>
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
#include <baytrail/pmc.h>
|
#include <baytrail/pmc.h>
|
||||||
#include <baytrail/spi.h>
|
#include <baytrail/spi.h>
|
||||||
#include <version.h>
|
#include <version.h>
|
||||||
|
|
|
@ -29,7 +29,7 @@
|
||||||
#include <pc80/mc146818rtc.h>
|
#include <pc80/mc146818rtc.h>
|
||||||
#include <cbmem.h>
|
#include <cbmem.h>
|
||||||
#include <console/console.h>
|
#include <console/console.h>
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
#include "northbridge/intel/fsp_rangeley/northbridge.h"
|
#include "northbridge/intel/fsp_rangeley/northbridge.h"
|
||||||
#include "southbridge/intel/fsp_rangeley/soc.h"
|
#include "southbridge/intel/fsp_rangeley/soc.h"
|
||||||
#include "southbridge/intel/fsp_rangeley/gpio.h"
|
#include "southbridge/intel/fsp_rangeley/gpio.h"
|
||||||
|
|
|
@ -27,7 +27,7 @@
|
||||||
|
|
||||||
#include <stdint.h>
|
#include <stdint.h>
|
||||||
#include <arch/cpu.h>
|
#include <arch/cpu.h>
|
||||||
#include <drivers/intel/fsp/fsp_util.h>
|
#include <drivers/intel/fsp1_0/fsp_util.h>
|
||||||
|
|
||||||
void main(FSP_INFO_HEADER *fsp_info_header);
|
void main(FSP_INFO_HEADER *fsp_info_header);
|
||||||
void early_mainboard_romstage_entry(void);
|
void early_mainboard_romstage_entry(void);
|
||||||
|
|
|
@ -19,7 +19,7 @@
|
||||||
|
|
||||||
config FSP_VENDORCODE_HEADER_PATH
|
config FSP_VENDORCODE_HEADER_PATH
|
||||||
string
|
string
|
||||||
default "fsp/ivybridge_bd82x6x" if CPU_INTEL_FSP_MODEL_306AX && SOUTHBRIDGE_INTEL_FSP_BD82X6X
|
default "fsp1_0/ivybridge_bd82x6x" if CPU_INTEL_FSP_MODEL_306AX && SOUTHBRIDGE_INTEL_FSP_BD82X6X
|
||||||
default "fsp/ivybridge_i89xx" if CPU_INTEL_FSP_MODEL_306AX && SOUTHBRIDGE_INTEL_FSP_I89XX
|
default "fsp1_0/ivybridge_i89xx" if CPU_INTEL_FSP_MODEL_306AX && SOUTHBRIDGE_INTEL_FSP_I89XX
|
||||||
default "fsp/baytrail" if SOC_INTEL_FSP_BAYTRAIL
|
default "fsp1_0/baytrail" if SOC_INTEL_FSP_BAYTRAIL
|
||||||
default "fsp/rangeley" if CPU_INTEL_FSP_MODEL_406DX
|
default "fsp1_0/rangeley" if CPU_INTEL_FSP_MODEL_406DX
|
||||||
|
|
Loading…
Reference in New Issue