mainboard: Trivial - drop trailing blank lines at EOF
Change-Id: I05d6d22664155ac8478e665733f816776e277c22 Signed-off-by: Edward O'Callaghan <eocallaghan@alterapraxis.com> Reviewed-on: http://review.coreboot.org/6200 Tested-by: build bot (Jenkins) Reviewed-by: Kyösti Mälkki <kyosti.malkki@gmail.com>
This commit is contained in:
parent
1f19d34941
commit
7974471e37
|
@ -551,5 +551,3 @@ UINT8 SizeOfTableHy = sizeof (AGESA_MEM_TABLE_HY) / sizeof (AGESA_MEM_TABLE_HY[0
|
|||
// /* platform code to read an SPD... */
|
||||
// return Status;
|
||||
//}
|
||||
|
||||
|
||||
|
|
|
@ -271,4 +271,3 @@ void rd890_cimx_config(AMD_NB_CONFIG_BLOCK *pConfig, NB_CONFIG *nbConfig, HT_CON
|
|||
}
|
||||
#endif
|
||||
}
|
||||
|
||||
|
|
|
@ -137,4 +137,3 @@ void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
|
|||
|
||||
post_code(0x45); // Should never see this post code.
|
||||
}
|
||||
|
||||
|
|
|
@ -142,4 +142,3 @@ void sb700_cimx_config(AMDSBCFG *sb_config)
|
|||
#endif //!__PRE_RAM__
|
||||
printk(BIOS_DEBUG, "SB700 - Cfg.c - %s - End.\n", __func__);
|
||||
}
|
||||
|
||||
|
|
|
@ -140,4 +140,3 @@ OemCustomizeInitEarly (
|
|||
InitEarly->GnbConfig.PcieComplexList = BrazosPcieComplexListPtr;
|
||||
InitEarly->GnbConfig.PsppPolicy = 0;
|
||||
}
|
||||
|
||||
|
|
|
@ -278,4 +278,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -454,5 +454,3 @@ CONST UINT8 SizeOfTableON = sizeof (AGESA_MEM_TABLE_ON) / sizeof (AGESA_MEM_TABL
|
|||
// /* platform code to read an SPD... */
|
||||
// return Status;
|
||||
//}
|
||||
|
||||
|
||||
|
|
|
@ -35,4 +35,3 @@ static void mainboard_enable(struct device *dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -275,4 +275,3 @@ unsigned long write_acpi_tables(unsigned long start)
|
|||
printk(BIOS_INFO, "ACPI: done.\n");
|
||||
return current;
|
||||
}
|
||||
|
||||
|
|
|
@ -261,4 +261,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -299,4 +299,3 @@ unsigned long write_acpi_tables(unsigned long start)
|
|||
printk(BIOS_INFO, "ACPI: done.\n");
|
||||
return current;
|
||||
}
|
||||
|
||||
|
|
|
@ -278,4 +278,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -148,4 +148,3 @@ PCIe_COMPLEX_DESCRIPTOR Brazos = {
|
|||
InitEarly->GnbConfig.PcieComplexList = BrazosPcieComplexListPtr;
|
||||
InitEarly->GnbConfig.PsppPolicy = 0;
|
||||
}
|
||||
|
||||
|
|
|
@ -454,5 +454,3 @@ CONST UINT8 SizeOfTableON = sizeof (AGESA_MEM_TABLE_ON) / sizeof (AGESA_MEM_TABL
|
|||
// /* platform code to read an SPD... */
|
||||
// return Status;
|
||||
//}
|
||||
|
||||
|
||||
|
|
|
@ -119,4 +119,3 @@ void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
|
|||
|
||||
post_code(0x54); /* Should never see this post code. */
|
||||
}
|
||||
|
||||
|
|
|
@ -278,4 +278,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -171,4 +171,3 @@ OemCustomizeInitEarly (
|
|||
InitEarly->GnbConfig.PcieComplexList = LlanoPcieComplexListPtr;
|
||||
InitEarly->GnbConfig.PsppPolicy = 0;
|
||||
}
|
||||
|
||||
|
|
|
@ -383,5 +383,3 @@ UINT8 SizeOfTableLN = sizeof (AGESA_MEM_TABLE_LN) / sizeof (AGESA_MEM_TABLE_LN[0
|
|||
// /* platform code to read an SPD... */
|
||||
// return Status;
|
||||
//}
|
||||
|
||||
|
||||
|
|
|
@ -150,4 +150,3 @@ PCIe_COMPLEX_DESCRIPTOR Brazos = {
|
|||
InitEarly->GnbConfig.PcieComplexList = BrazosPcieComplexListPtr;
|
||||
InitEarly->GnbConfig.PsppPolicy = 0;
|
||||
}
|
||||
|
||||
|
|
|
@ -454,5 +454,3 @@ CONST UINT8 SizeOfTableON = sizeof (AGESA_MEM_TABLE_ON) / sizeof (AGESA_MEM_TABL
|
|||
// /* platform code to read an SPD... */
|
||||
// return Status;
|
||||
//}
|
||||
|
||||
|
||||
|
|
|
@ -113,4 +113,3 @@ void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
|
|||
|
||||
post_code(0x54); /* Should never see this post code. */
|
||||
}
|
||||
|
||||
|
|
|
@ -160,4 +160,3 @@ unsigned long write_acpi_tables(unsigned long start)
|
|||
printk(BIOS_INFO, "ACPI: done.\n");
|
||||
return current;
|
||||
}
|
||||
|
||||
|
|
|
@ -260,4 +260,3 @@ unsigned long write_smp_table(unsigned long addr)
|
|||
v = smp_write_floating_table(addr, 0);
|
||||
return (unsigned long)smp_write_config_table(v);
|
||||
}
|
||||
|
||||
|
|
|
@ -150,4 +150,3 @@ PCIe_COMPLEX_DESCRIPTOR Brazos = {
|
|||
InitEarly->GnbConfig.PcieComplexList = BrazosPcieComplexListPtr;
|
||||
InitEarly->GnbConfig.PsppPolicy = 0;
|
||||
}
|
||||
|
||||
|
|
|
@ -454,5 +454,3 @@ CONST UINT8 SizeOfTableON = sizeof (AGESA_MEM_TABLE_ON) / sizeof (AGESA_MEM_TABL
|
|||
// /* platform code to read an SPD... */
|
||||
// return Status;
|
||||
//}
|
||||
|
||||
|
||||
|
|
|
@ -34,4 +34,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -57,4 +57,3 @@ u32 vt8237_ide_80pin_detect(struct device *dev)
|
|||
|
||||
return res;
|
||||
}
|
||||
|
||||
|
|
|
@ -53,4 +53,3 @@ u32 vt8237_ide_80pin_detect(struct device *dev)
|
|||
|
||||
return res;
|
||||
}
|
||||
|
||||
|
|
|
@ -278,4 +278,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -278,4 +278,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -60,4 +60,3 @@ static void main(void)
|
|||
/* Route Cseg, Dseg, Eseg and Fseg to RAM */
|
||||
pci_write_config32(PCI_DEV(0,0,0), 0x84, 0x3ffffff0);
|
||||
}
|
||||
|
||||
|
|
|
@ -262,4 +262,3 @@ static void setup_blast_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -131,4 +131,3 @@ static void mainboard_enable(struct device *dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -34,4 +34,3 @@ static void mainboard_enable(struct device *dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -24,4 +24,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -127,4 +127,3 @@ int ec_oem_dump_status(void)
|
|||
|
||||
return ec_sc;
|
||||
}
|
||||
|
||||
|
|
|
@ -60,4 +60,3 @@ unsigned long write_pirq_routing_table(unsigned long addr)
|
|||
{
|
||||
return copy_pirq_routing_table(addr, &intel_irq_routing_table);
|
||||
}
|
||||
|
||||
|
|
|
@ -99,4 +99,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -199,4 +199,3 @@ void mainboard_smi_gpi(u32 gpi_sts)
|
|||
printk(BIOS_DEBUG, "EC SMI source: %02x\n", source);
|
||||
}
|
||||
}
|
||||
|
||||
|
|
|
@ -280,4 +280,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -280,4 +280,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -278,4 +278,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -278,4 +278,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -278,4 +278,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -466,5 +466,3 @@ CONST UINT8 SizeOfTableON = sizeof (AGESA_MEM_TABLE_ON) / sizeof (AGESA_MEM_TABL
|
|||
// /* platform code to read an SPD... */
|
||||
// return Status;
|
||||
//}
|
||||
|
||||
|
||||
|
|
|
@ -199,4 +199,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -199,4 +199,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -164,4 +164,3 @@ intel_dp_aux_ch(u32 ch_ctl, u32 ch_data, u32 *send, int send_bytes,
|
|||
|
||||
return recv_bytes;
|
||||
}
|
||||
|
||||
|
|
|
@ -199,4 +199,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -26,4 +26,3 @@ int wakeup_need_reset(void)
|
|||
* reset if the TPM reset mask GPIO value is high. */
|
||||
return gpio_get_value(GPIO_X06);
|
||||
}
|
||||
|
||||
|
|
|
@ -99,4 +99,3 @@ int get_write_protect_state(void)
|
|||
/* WP is enabled when the pin is reading high. */
|
||||
return ssus_get_gpio(WP_STATUS_PAD);
|
||||
}
|
||||
|
||||
|
|
|
@ -176,4 +176,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -262,4 +262,3 @@ void runio(struct intel_dp *dp)
|
|||
io_i915_write32(0x00000000,DEIIR);
|
||||
io_i915_write32(0x00001800,0x4f044);
|
||||
}
|
||||
|
||||
|
|
|
@ -199,4 +199,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -26,4 +26,3 @@ int wakeup_need_reset(void)
|
|||
* reset if GPIO value is high. */
|
||||
return gpio_get_value(GPIO_Y10);
|
||||
}
|
||||
|
||||
|
|
|
@ -266,4 +266,3 @@ static void setup_dl145g1_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -56,4 +56,3 @@ unsigned long write_pirq_routing_table(unsigned long addr)
|
|||
{
|
||||
return copy_pirq_routing_table(addr, &intel_irq_routing_table);
|
||||
}
|
||||
|
||||
|
|
|
@ -129,4 +129,3 @@ unsigned long write_smp_table(unsigned long addr)
|
|||
v = smp_write_floating_table(addr, 0);
|
||||
return (unsigned long)smp_write_config_table(v);
|
||||
}
|
||||
|
||||
|
|
|
@ -128,4 +128,3 @@ unsigned long write_smp_table(unsigned long addr)
|
|||
v = smp_write_floating_table(addr, 0);
|
||||
return (unsigned long)smp_write_config_table(v);
|
||||
}
|
||||
|
||||
|
|
|
@ -278,4 +278,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -124,4 +124,3 @@ int get_write_protect_state(void)
|
|||
{
|
||||
return 0;
|
||||
}
|
||||
|
||||
|
|
|
@ -154,4 +154,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -166,4 +166,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -358,4 +358,3 @@ void romstage_fsp_rt_buffer_callback(FSP_INIT_RT_BUFFER *FspRtBuffer)
|
|||
/* No overrides needed */
|
||||
return;
|
||||
}
|
||||
|
||||
|
|
|
@ -58,4 +58,3 @@ unsigned long write_pirq_routing_table(unsigned long addr)
|
|||
{
|
||||
return copy_pirq_routing_table(addr, &intel_irq_routing_table);
|
||||
}
|
||||
|
||||
|
|
|
@ -47,5 +47,3 @@ int mainboard_io_trap_handler(int smif)
|
|||
//gnvs->smif = 0;
|
||||
return 1;
|
||||
}
|
||||
|
||||
|
||||
|
|
|
@ -112,4 +112,3 @@ int get_recovery_mode_switch(void)
|
|||
/* Recovery: GPIO22, active low */
|
||||
return !((gp_lvl >> 22) & 1);
|
||||
}
|
||||
|
||||
|
|
|
@ -166,4 +166,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -40,4 +40,3 @@ unsigned long write_pirq_routing_table(unsigned long addr)
|
|||
{
|
||||
return copy_pirq_routing_table(addr, &intel_irq_routing_table);
|
||||
}
|
||||
|
||||
|
|
|
@ -114,4 +114,3 @@ static void mainboard_set_e7520_leds(void)
|
|||
|
||||
return;
|
||||
}
|
||||
|
||||
|
|
|
@ -236,4 +236,3 @@ unsigned long write_smp_table(unsigned long addr)
|
|||
v = smp_write_floating_table(addr, 0);
|
||||
return (unsigned long)smp_write_config_table(v);
|
||||
}
|
||||
|
||||
|
|
|
@ -41,4 +41,3 @@ unsigned long write_pirq_routing_table(unsigned long addr)
|
|||
{
|
||||
return copy_pirq_routing_table(addr, &intel_irq_routing_table);
|
||||
}
|
||||
|
||||
|
|
|
@ -109,4 +109,3 @@ unsigned long write_smp_table(unsigned long addr)
|
|||
v = smp_write_floating_table(addr, 0);
|
||||
return (unsigned long)smp_write_config_table(v);
|
||||
}
|
||||
|
||||
|
|
|
@ -41,4 +41,3 @@ unsigned long write_pirq_routing_table(unsigned long addr)
|
|||
{
|
||||
return copy_pirq_routing_table(addr, &intel_irq_routing_table);
|
||||
}
|
||||
|
||||
|
|
|
@ -137,4 +137,3 @@ unsigned long write_smp_table(unsigned long addr)
|
|||
v = smp_write_floating_table(addr, 0);
|
||||
return (unsigned long)smp_write_config_table(v);
|
||||
}
|
||||
|
||||
|
|
|
@ -64,4 +64,3 @@ int get_write_protect_state(void)
|
|||
{
|
||||
return 0;
|
||||
}
|
||||
|
||||
|
|
|
@ -85,5 +85,3 @@ void graphics_register_reset(u32 aux_ctl, u32 aux_data, int verbose)
|
|||
/* end not yet documented. */
|
||||
io_i915_write32(0x10000000,SDEISR+0x30);
|
||||
}
|
||||
|
||||
|
||||
|
|
|
@ -154,4 +154,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -134,4 +134,3 @@ unsigned long write_acpi_tables(unsigned long start)
|
|||
printk(BIOS_INFO, "ACPI: done.\n");
|
||||
return current;
|
||||
}
|
||||
|
||||
|
|
|
@ -285,4 +285,3 @@ unsigned long write_acpi_tables(unsigned long start)
|
|||
printk(BIOS_INFO, "ACPI: done.\n");
|
||||
return current;
|
||||
}
|
||||
|
||||
|
|
|
@ -261,4 +261,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -162,4 +162,3 @@ unsigned long write_smp_table(unsigned long addr)
|
|||
v = smp_write_floating_table(addr, 0);
|
||||
return (unsigned long)smp_write_config_table(v);
|
||||
}
|
||||
|
||||
|
|
|
@ -162,4 +162,3 @@ unsigned long write_smp_table(unsigned long addr)
|
|||
v = smp_write_floating_table(addr, 0);
|
||||
return (unsigned long)smp_write_config_table(v);
|
||||
}
|
||||
|
||||
|
|
|
@ -279,4 +279,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -58,4 +58,3 @@ unsigned long write_pirq_routing_table(unsigned long addr)
|
|||
{
|
||||
return copy_pirq_routing_table(addr, &intel_irq_routing_table);
|
||||
}
|
||||
|
||||
|
|
|
@ -232,4 +232,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -47,5 +47,3 @@ int mainboard_io_trap_handler(int smif)
|
|||
//gnvs->smif = 0;
|
||||
return 1;
|
||||
}
|
||||
|
||||
|
||||
|
|
|
@ -152,4 +152,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -195,4 +195,3 @@ int mainboard_smi_apmc(u8 data)
|
|||
}
|
||||
return 0;
|
||||
}
|
||||
|
||||
|
|
|
@ -168,4 +168,3 @@ static void mainboard_enable(device_t dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -455,5 +455,3 @@ CONST UINT8 SizeOfTableON = sizeof (AGESA_MEM_TABLE_ON) / sizeof (AGESA_MEM_TABL
|
|||
// /* platform code to read an SPD... */
|
||||
// return Status;
|
||||
//}
|
||||
|
||||
|
||||
|
|
|
@ -455,5 +455,3 @@ CONST UINT8 SizeOfTableON = sizeof (AGESA_MEM_TABLE_ON) / sizeof (AGESA_MEM_TABL
|
|||
// /* platform code to read an SPD... */
|
||||
// return Status;
|
||||
//}
|
||||
|
||||
|
||||
|
|
|
@ -288,4 +288,3 @@ static void setup_ms9185_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -296,4 +296,3 @@ static void setup_ms9282_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -284,4 +284,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -163,4 +163,3 @@ unsigned long write_smp_table(unsigned long addr)
|
|||
v = smp_write_floating_table(addr, 0);
|
||||
return (unsigned long)smp_write_config_table(v);
|
||||
}
|
||||
|
||||
|
|
|
@ -268,4 +268,3 @@ static void setup_khepri_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -280,4 +280,3 @@ static void setup_mb_resource_map(void)
|
|||
max = ARRAY_SIZE(register_values);
|
||||
setup_resource_map(register_values, max);
|
||||
}
|
||||
|
||||
|
|
|
@ -34,4 +34,3 @@ static void mainboard_enable(struct device *dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
|
@ -34,4 +34,3 @@ static void mainboard_enable(struct device *dev)
|
|||
struct chip_operations mainboard_ops = {
|
||||
.enable_dev = mainboard_enable,
|
||||
};
|
||||
|
||||
|
|
Some files were not shown because too many files have changed in this diff Show More
Loading…
Reference in New Issue