diff --git a/src/vendorcode/intel/fsp/fsp2_0/tigerlake/FspmUpd.h b/src/vendorcode/intel/fsp/fsp2_0/tigerlake/FspmUpd.h index d05318005a..a2b5f3dc4e 100644 --- a/src/vendorcode/intel/fsp/fsp2_0/tigerlake/FspmUpd.h +++ b/src/vendorcode/intel/fsp/fsp2_0/tigerlake/FspmUpd.h @@ -1,6 +1,6 @@ /** @file -Copyright (c) 2020, Intel Corporation. All rights reserved.
+Copyright (c) 2021, Intel Corporation. All rights reserved.
Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met: @@ -2505,7 +2505,7 @@ typedef struct { /** Offset 0x091C - Reserved **/ - UINT8 Reserved45[44]; + UINT8 Reserved45[52]; } FSP_M_CONFIG; /** Fsp M UPD Configuration @@ -2524,11 +2524,11 @@ typedef struct { **/ FSP_M_CONFIG FspmConfig; -/** Offset 0x0948 +/** Offset 0x0950 **/ - UINT8 UnusedUpdSpace27[6]; + UINT8 UnusedUpdSpace28[6]; -/** Offset 0x094E +/** Offset 0x0956 **/ UINT16 UpdTerminator; } FSPM_UPD; diff --git a/src/vendorcode/intel/fsp/fsp2_0/tigerlake/FspsUpd.h b/src/vendorcode/intel/fsp/fsp2_0/tigerlake/FspsUpd.h index e791115c26..9969c73c68 100644 --- a/src/vendorcode/intel/fsp/fsp2_0/tigerlake/FspsUpd.h +++ b/src/vendorcode/intel/fsp/fsp2_0/tigerlake/FspsUpd.h @@ -934,7 +934,8 @@ typedef struct { UINT8 Reserved20[2]; /** Offset 0x04BC - Disable TC code On USB Connect - Enable(default) or Disable TC cold On Usb Connected + Enable: Unsupported TC cold capability on Usb Connected, Disable(default): Supported + TC cold On Usb Connected $EN_DIS **/ UINT8 DisableTccoldOnUsbConnected;