sb/intel/common: Fix GPE0 related register conflict
When ACPI GPE0 block was extended to 64 events or 8 bytes, ACPI PM register space was slightly modified. After adjustment, PM2_CNT register moved to 0x50 where register SS_CNT was previously defined to be. For platforms that have a valid use for PM2_CNT==0x50 in their FADT, remove overlapping definition of SS_CNT. On i82801dx/gx ACPI GPE0 supports 32 events, reset_gpe0_status() incorrectly addressed also GPE0_EN register. For a bit cleaner implementation, define GPE0_HAS_64_EVENTS. Change-Id: Iec83e9010146ebd487a61f542ac5c6f4c6a60833 Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/69669 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Arthur Heymans <arthur@aheymans.xyz> Reviewed-by: Angel Pons <th3fanbus@gmail.com>
This commit is contained in:
parent
95932ba9b7
commit
806b2cd42b
|
@ -428,7 +428,6 @@ void early_usb_init(const struct southbridge_usb_port *portmap);
|
|||
#define LV2 0x14
|
||||
#define LV3 0x15
|
||||
#define LV4 0x16
|
||||
#define PM2_CNT 0x50 // mobile only
|
||||
#define GPE0_STS 0x20
|
||||
#define PME_B0_STS (1 << 13)
|
||||
#define PME_STS (1 << 11)
|
||||
|
@ -462,8 +461,9 @@ void early_usb_init(const struct southbridge_usb_port *portmap);
|
|||
#define ALT_GP_SMI_STS 0x3a
|
||||
#define GPE_CNTL 0x42
|
||||
#define DEVACT_STS 0x44
|
||||
#define SS_CNT 0x50
|
||||
#define PM2_CNT 0x50 // mobile only
|
||||
#define C3_RES 0x54
|
||||
|
||||
#define TCO1_STS 0x64
|
||||
#define TCO1_TIMEOUT (1 << 3)
|
||||
#define DMISCI_STS (1 << 9)
|
||||
|
|
|
@ -73,6 +73,7 @@ void dump_smi_status(u32 smi_sts)
|
|||
{
|
||||
printk(BIOS_DEBUG, "SMI_STS: ");
|
||||
if (smi_sts & (1 << 26)) printk(BIOS_DEBUG, "SPI ");
|
||||
if (smi_sts & (1 << 25)) printk(BIOS_DEBUG, "EL_SMI ");
|
||||
if (smi_sts & (1 << 21)) printk(BIOS_DEBUG, "MONITOR ");
|
||||
if (smi_sts & (1 << 20)) printk(BIOS_DEBUG, "PCI_EXP_SMI ");
|
||||
if (smi_sts & (1 << 18)) printk(BIOS_DEBUG, "INTEL_USB2 ");
|
||||
|
@ -100,13 +101,15 @@ void dump_smi_status(u32 smi_sts)
|
|||
*/
|
||||
u64 reset_gpe0_status(void)
|
||||
{
|
||||
u32 reg_h, reg_l;
|
||||
u32 reg_h = 0, reg_l;
|
||||
|
||||
reg_l = read_pmbase32(GPE0_STS);
|
||||
reg_h = read_pmbase32(GPE0_STS + 4);
|
||||
if (GPE0_HAS_64_EVENTS)
|
||||
reg_h = read_pmbase32(GPE0_STS + 4);
|
||||
/* set status bits are cleared by writing 1 to them */
|
||||
write_pmbase32(GPE0_STS, reg_l);
|
||||
write_pmbase32(GPE0_STS + 4, reg_h);
|
||||
if (GPE0_HAS_64_EVENTS)
|
||||
write_pmbase32(GPE0_STS + 4, reg_h);
|
||||
|
||||
return (((u64)reg_h) << 32) | reg_l;
|
||||
}
|
||||
|
@ -128,7 +131,7 @@ void dump_gpe0_status(u64 gpe0_sts)
|
|||
if (gpe0_sts & (1 << 8)) printk(BIOS_DEBUG, "RI ");
|
||||
if (gpe0_sts & (1 << 7)) printk(BIOS_DEBUG, "SMB_WAK ");
|
||||
if (gpe0_sts & (1 << 6)) printk(BIOS_DEBUG, "TCO_SCI ");
|
||||
if (gpe0_sts & (1 << 5)) printk(BIOS_DEBUG, "USB5 ");
|
||||
if (gpe0_sts & (1 << 5)) printk(BIOS_DEBUG, "AC97/USB5 ");
|
||||
if (gpe0_sts & (1 << 4)) printk(BIOS_DEBUG, "USB2 ");
|
||||
if (gpe0_sts & (1 << 3)) printk(BIOS_DEBUG, "USB1 ");
|
||||
if (gpe0_sts & (1 << 2)) printk(BIOS_DEBUG, "SWGPE ");
|
||||
|
|
|
@ -5,6 +5,9 @@
|
|||
|
||||
#include <cpu/x86/smm.h>
|
||||
|
||||
#define GPE0_HAS_64_EVENTS \
|
||||
(!(CONFIG(SOUTHBRIDGE_INTEL_I82801DX) || CONFIG(SOUTHBRIDGE_INTEL_I82801GX)))
|
||||
|
||||
#define D31F0_PMBASE 0x40
|
||||
#define D31F0_GEN_PMCON_1 0xa0
|
||||
#define SMI_LOCK (1 << 4)
|
||||
|
@ -54,13 +57,18 @@
|
|||
#define LV2 0x14
|
||||
#define LV3 0x15
|
||||
#define LV4 0x16
|
||||
#if CONFIG(SOUTHBRIDGE_INTEL_I82801GX)
|
||||
|
||||
#if GPE0_HAS_64_EVENTS
|
||||
#define GPE0_STS 0x20
|
||||
#define GPE0_EN 0x28 // GPE0_STS + 8
|
||||
#define PM2_CNT 0x50 // mobile only
|
||||
#else
|
||||
#define PM2_CNT 0x20 // mobile only
|
||||
#define GPE0_STS 0x28
|
||||
#else
|
||||
#define PM2_CNT 0x50 // mobile only
|
||||
#define GPE0_STS 0x20
|
||||
#endif /* CONFIG(SOUTHBRIDGE_INTEL_I82801GX) */
|
||||
#define GPE0_EN 0x2c // GPE0_STS + 4
|
||||
#endif
|
||||
|
||||
/* def GPE0_STS */
|
||||
#define USB4_STS (1 << 14) /* i82801gx only */
|
||||
#define PME_B0_STS (1 << 13)
|
||||
#define PME_STS (1 << 11)
|
||||
|
@ -71,11 +79,8 @@
|
|||
#define TCOSCI_STS (1 << 6)
|
||||
#define SWGPE_STS (1 << 2)
|
||||
#define HOT_PLUG_STS (1 << 1)
|
||||
#if CONFIG(SOUTHBRIDGE_INTEL_I82801GX)
|
||||
#define GPE0_EN 0x2c
|
||||
#else
|
||||
#define GPE0_EN 0x28
|
||||
#endif /* CONFIG(SOUTHBRIDGE_INTEL_I82801GX) */
|
||||
|
||||
/* def GPE0_EN */
|
||||
#define PME_B0_EN (1 << 13)
|
||||
#define PME_EN (1 << 11)
|
||||
#define TCOSCI_EN (1 << 6)
|
||||
|
@ -98,8 +103,7 @@
|
|||
#define ALT_GP_SMI_STS 0x3a
|
||||
#define GPE_CNTL 0x42
|
||||
#define DEVACT_STS 0x44
|
||||
#define SS_CNT 0x50
|
||||
#define C3_RES 0x54
|
||||
|
||||
#define TCO1_STS 0x64
|
||||
#define DMISCI_STS (1 << 9)
|
||||
#define BOOT_STS (1 << 18)
|
||||
|
|
|
@ -113,9 +113,6 @@ void i82801dx_early_init(void);
|
|||
#define PM1_TMR 0x08
|
||||
#define PROC_CNT 0x10
|
||||
#define LV2 0x14
|
||||
#define LV3 0x15
|
||||
#define LV4 0x16
|
||||
#define PM2_CNT 0x20 // mobile only
|
||||
#define GPE0_STS 0x28
|
||||
#define PME_B0_STS (1 << 13)
|
||||
#define USB3_STS (1 << 12)
|
||||
|
@ -155,7 +152,6 @@ void i82801dx_early_init(void);
|
|||
#define GPE_CNTL 0x42
|
||||
#define DEVACT_STS 0x44
|
||||
#define SS_CNT 0x50
|
||||
#define C3_RES 0x54
|
||||
|
||||
#define TCOBASE 0x60 /* TCO Base Address Register */
|
||||
#define TCO1_CNT 0x08 /* TCO1 Control Register */
|
||||
|
|
|
@ -409,7 +409,6 @@ void pch_enable(struct device *dev);
|
|||
#define LV2 0x14
|
||||
#define LV3 0x15
|
||||
#define LV4 0x16
|
||||
#define PM2_CNT 0x50 // mobile only
|
||||
#define GPE0_STS 0x20
|
||||
#define PME_B0_STS (1 << 13)
|
||||
#define PME_STS (1 << 11)
|
||||
|
@ -443,8 +442,9 @@ void pch_enable(struct device *dev);
|
|||
#define ALT_GP_SMI_STS 0x3a
|
||||
#define GPE_CNTL 0x42
|
||||
#define DEVACT_STS 0x44
|
||||
#define SS_CNT 0x50
|
||||
#define PM2_CNT 0x50 // mobile only
|
||||
#define C3_RES 0x54
|
||||
|
||||
#define TCO1_STS 0x64
|
||||
#define DMISCI_STS (1 << 9)
|
||||
#define TCO2_STS 0x66
|
||||
|
|
|
@ -581,7 +581,6 @@ void mainboard_config_rcba(void);
|
|||
#define LV2 0x14
|
||||
#define LV3 0x15
|
||||
#define LV4 0x16
|
||||
#define PM2_CNT 0x50 // mobile only
|
||||
#define GPE0_STS 0x20
|
||||
#define PME_B0_STS (1 << 13)
|
||||
#define PME_STS (1 << 11)
|
||||
|
@ -617,8 +616,9 @@ void mainboard_config_rcba(void);
|
|||
#define ALT_GP_SMI_STS 0x3a
|
||||
#define GPE_CNTL 0x42
|
||||
#define DEVACT_STS 0x44
|
||||
#define SS_CNT 0x50
|
||||
#define PM2_CNT 0x50 // mobile only
|
||||
#define C3_RES 0x54
|
||||
|
||||
#define TCO1_STS 0x64
|
||||
#define DMISCI_STS (1 << 9)
|
||||
#define TCO2_STS 0x66
|
||||
|
|
Loading…
Reference in New Issue