broadwell: Decouple LPDDR3 DQ/DQS maps from `pei_data`
Introduce the `BROADWELL_LPDDR3` Kconfig option along with some wrapper code to allow mainboards using LPDDR3 DRAM to supply the DQ/DQS maps to chipset code without having to use `pei_data`. The only mainboard using LPDDR3 is Google Samus. Change-Id: I0aaf0ace243c03600430c2a7ab6389a7b20cb432 Signed-off-by: Angel Pons <th3fanbus@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/55812 Reviewed-by: Matt DeVillier <matt.devillier@gmail.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
This commit is contained in:
parent
4a8cb30222
commit
865c97c304
|
@ -1,6 +1,7 @@
|
||||||
config BOARD_GOOGLE_BASEBOARD_AURON
|
config BOARD_GOOGLE_BASEBOARD_AURON
|
||||||
def_bool n
|
def_bool n
|
||||||
select BOARD_ROMSIZE_KB_8192
|
select BOARD_ROMSIZE_KB_8192
|
||||||
|
select BROADWELL_LPDDR3 if BOARD_GOOGLE_SAMUS
|
||||||
select EC_GOOGLE_CHROMEEC
|
select EC_GOOGLE_CHROMEEC
|
||||||
select EC_GOOGLE_CHROMEEC_LPC
|
select EC_GOOGLE_CHROMEEC_LPC
|
||||||
select HAVE_ACPI_RESUME
|
select HAVE_ACPI_RESUME
|
||||||
|
|
|
@ -1,26 +1,10 @@
|
||||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
#include <stdint.h>
|
|
||||||
#include <string.h>
|
|
||||||
#include <soc/pei_data.h>
|
#include <soc/pei_data.h>
|
||||||
#include <soc/pei_wrapper.h>
|
#include <soc/pei_wrapper.h>
|
||||||
|
|
||||||
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
void mainboard_fill_pei_data(struct pei_data *pei_data)
|
||||||
{
|
{
|
||||||
/* DQ byte map for Samus board */
|
|
||||||
const u8 dq_map[2][6][2] = {
|
|
||||||
{ { 0x0F, 0xF0 }, { 0x00, 0xF0 }, { 0x0F, 0xF0 },
|
|
||||||
{ 0x0F, 0x00 }, { 0xFF, 0x00 }, { 0xFF, 0x00 } },
|
|
||||||
{ { 0x0F, 0xF0 }, { 0x00, 0xF0 }, { 0x0F, 0xF0 },
|
|
||||||
{ 0x0F, 0x00 }, { 0xFF, 0x00 }, { 0xFF, 0x00 } } };
|
|
||||||
/* DQS CPU<>DRAM map for Samus board */
|
|
||||||
const u8 dqs_map[2][8] = {
|
|
||||||
{ 2, 0, 1, 3, 6, 4, 7, 5 },
|
|
||||||
{ 2, 1, 0, 3, 6, 5, 4, 7 } };
|
|
||||||
|
|
||||||
memcpy(pei_data->dq_map, dq_map, sizeof(dq_map));
|
|
||||||
memcpy(pei_data->dqs_map, dqs_map, sizeof(dqs_map));
|
|
||||||
|
|
||||||
/* P0: HOST PORT */
|
/* P0: HOST PORT */
|
||||||
pei_data_usb2_port(pei_data, 0, 0x0080, 1, 0, USB_PORT_BACK_PANEL);
|
pei_data_usb2_port(pei_data, 0, 0x0080, 1, 0, USB_PORT_BACK_PANEL);
|
||||||
/* P1: HOST PORT */
|
/* P1: HOST PORT */
|
||||||
|
|
|
@ -1,6 +1,7 @@
|
||||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
#include <mainboard/google/auron/variant.h>
|
#include <mainboard/google/auron/variant.h>
|
||||||
|
#include <soc/pei_wrapper.h>
|
||||||
#include <southbridge/intel/lynxpoint/lp_gpio.h>
|
#include <southbridge/intel/lynxpoint/lp_gpio.h>
|
||||||
|
|
||||||
/* Samus board memory configuration GPIOs */
|
/* Samus board memory configuration GPIOs */
|
||||||
|
@ -26,3 +27,20 @@ bool variant_is_dual_channel(const unsigned int spd_index)
|
||||||
/* Assume same memory in both channels */
|
/* Assume same memory in both channels */
|
||||||
return true;
|
return true;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
const struct lpddr3_dq_dqs_map *mb_get_lpddr3_dq_dqs_map(void)
|
||||||
|
{
|
||||||
|
static const struct lpddr3_dq_dqs_map lpddr3_map = {
|
||||||
|
.dq = {
|
||||||
|
{ { 0x0F, 0xF0 }, { 0x00, 0xF0 }, { 0x0F, 0xF0 },
|
||||||
|
{ 0x0F, 0x00 }, { 0xFF, 0x00 }, { 0xFF, 0x00 } },
|
||||||
|
{ { 0x0F, 0xF0 }, { 0x00, 0xF0 }, { 0x0F, 0xF0 },
|
||||||
|
{ 0x0F, 0x00 }, { 0xFF, 0x00 }, { 0xFF, 0x00 } },
|
||||||
|
},
|
||||||
|
.dqs = {
|
||||||
|
{ 2, 0, 1, 3, 6, 4, 7, 5 },
|
||||||
|
{ 2, 1, 0, 3, 6, 5, 4, 7 },
|
||||||
|
},
|
||||||
|
};
|
||||||
|
return &lpddr3_map;
|
||||||
|
}
|
||||||
|
|
|
@ -13,6 +13,12 @@ config SOC_SPECIFIC_OPTIONS
|
||||||
select MRC_SETTINGS_PROTECT
|
select MRC_SETTINGS_PROTECT
|
||||||
select REG_SCRIPT
|
select REG_SCRIPT
|
||||||
|
|
||||||
|
config BROADWELL_LPDDR3
|
||||||
|
bool
|
||||||
|
help
|
||||||
|
Selected by mainboards using LPDDR3 DRAM to supply mainboard-specific
|
||||||
|
LPDDR3 DQ and DQS CPU-to-DRAM mapping info needed to perform raminit.
|
||||||
|
|
||||||
config ECAM_MMCONF_BASE_ADDRESS
|
config ECAM_MMCONF_BASE_ADDRESS
|
||||||
default 0xf0000000
|
default 0xf0000000
|
||||||
|
|
||||||
|
|
|
@ -33,9 +33,17 @@ struct spd_info {
|
||||||
unsigned int spd_index;
|
unsigned int spd_index;
|
||||||
};
|
};
|
||||||
|
|
||||||
|
struct lpddr3_dq_dqs_map {
|
||||||
|
uint8_t dq[2][6][2];
|
||||||
|
uint8_t dqs[2][8];
|
||||||
|
};
|
||||||
|
|
||||||
/* Mainboard callback to fill in the SPD addresses */
|
/* Mainboard callback to fill in the SPD addresses */
|
||||||
void mb_get_spd_map(struct spd_info *spdi);
|
void mb_get_spd_map(struct spd_info *spdi);
|
||||||
|
|
||||||
|
/* Mainboard callback to retrieve the LPDDR3-specific DQ/DQS mapping */
|
||||||
|
const struct lpddr3_dq_dqs_map *mb_get_lpddr3_dq_dqs_map(void);
|
||||||
|
|
||||||
void broadwell_fill_pei_data(struct pei_data *pei_data);
|
void broadwell_fill_pei_data(struct pei_data *pei_data);
|
||||||
void mainboard_fill_pei_data(struct pei_data *pei_data);
|
void mainboard_fill_pei_data(struct pei_data *pei_data);
|
||||||
|
|
||||||
|
|
|
@ -196,6 +196,13 @@ void perform_raminit(const struct chipset_power_state *const power_state)
|
||||||
|
|
||||||
mainboard_fill_pei_data(&pei_data);
|
mainboard_fill_pei_data(&pei_data);
|
||||||
|
|
||||||
|
if (CONFIG(BROADWELL_LPDDR3)) {
|
||||||
|
const struct lpddr3_dq_dqs_map *lpddr3_map = mb_get_lpddr3_dq_dqs_map();
|
||||||
|
assert(lpddr3_map);
|
||||||
|
memcpy(pei_data.dq_map, lpddr3_map->dq, sizeof(pei_data.dq_map));
|
||||||
|
memcpy(pei_data.dqs_map, lpddr3_map->dqs, sizeof(pei_data.dqs_map));
|
||||||
|
}
|
||||||
|
|
||||||
/* Obtain the SPD addresses from mainboard code */
|
/* Obtain the SPD addresses from mainboard code */
|
||||||
struct spd_info spdi = { 0 };
|
struct spd_info spdi = { 0 };
|
||||||
mb_get_spd_map(&spdi);
|
mb_get_spd_map(&spdi);
|
||||||
|
|
Loading…
Reference in New Issue