sandybridge/raminit_common.c: fix printram statement

Change-Id: Iddea8cc71dc1fb33d46b22dd19e39bf1c1257555
Signed-off-by: Iru Cai <mytbk920423@gmail.com>
Reviewed-on: https://review.coreboot.org/28117
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Felix Held <felix-coreboot@felixheld.de>
This commit is contained in:
Iru Cai 2018-08-16 16:46:27 +08:00 committed by Martin Roth
parent 9010140c6d
commit 89af71c7dd
1 changed files with 8 additions and 5 deletions

View File

@ -195,7 +195,7 @@ void dram_xover(ramctr_timing * ctrl)
static void dram_odt_stretch(ramctr_timing *ctrl, int channel) static void dram_odt_stretch(ramctr_timing *ctrl, int channel)
{ {
struct cpuid_result cpures; struct cpuid_result cpures;
u32 cpu, stretch; u32 addr, cpu, stretch;
stretch = ctrl->ref_card_offset[channel]; stretch = ctrl->ref_card_offset[channel];
/* ODT stretch: Delay ODT signal by stretch value. /* ODT stretch: Delay ODT signal by stretch value.
@ -205,14 +205,17 @@ static void dram_odt_stretch(ramctr_timing *ctrl, int channel)
if (IS_SANDY_CPU(cpu) && IS_SANDY_CPU_C(cpu)) { if (IS_SANDY_CPU(cpu) && IS_SANDY_CPU_C(cpu)) {
if (stretch == 2) if (stretch == 2)
stretch = 3; stretch = 3;
MCHBAR32_AND_OR(0x401c + 0x400 * channel, 0xffffc3ff, addr = 0x401c + 0x400 * channel;
MCHBAR32_AND_OR(addr, 0xffffc3ff,
(stretch << 12) | (stretch << 10)); (stretch << 12) | (stretch << 10));
printram("OTHP Workaround [%x] = %x\n", addr, reg); printk(RAM_DEBUG, "OTHP Workaround [%x] = %x\n", addr,
MCHBAR32(addr));
} else { } else {
// OTHP // OTHP
MCHBAR32_AND_OR(0x400c + 0x400 * channel, 0xfff0ffff, addr = 0x400c + 0x400 * channel;
MCHBAR32_AND_OR(addr, 0xfff0ffff,
(stretch << 16) | (stretch << 18)); (stretch << 16) | (stretch << 18));
printram("OTHP [%x] = %x\n", addr, reg); printk(RAM_DEBUG, "OTHP [%x] = %x\n", addr, MCHBAR32(addr));
} }
} }