soc/intel: Replace UART_BASE() and friends with a Kconfig
Re-add the Kconfig CONSOLE_UART_BASE_ADDRESS. It was lost by accident on APL at least. It is used outside of soc/intel/ scope, e.g. to con- figure SeaBIOS. As we only ever configure a single UART for the coreboot console, we don't need different addresses for each possible UART. Which saves us a lot of code. Change-Id: I28e1d98aa37a6acb57b98b8882fc4fa131d5d309 Signed-off-by: Nico Huber <nico.h@gmx.de> Reviewed-on: https://review.coreboot.org/c/coreboot/+/33098 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Patrick Rudolph <siro@das-labor.org>
This commit is contained in:
parent
10ed374d7d
commit
9995418166
|
@ -361,6 +361,11 @@ config CPU_BCLK_MHZ
|
|||
int
|
||||
default 100
|
||||
|
||||
config CONSOLE_UART_BASE_ADDRESS
|
||||
hex
|
||||
default 0xddffc000
|
||||
depends on INTEL_LPSS_UART_FOR_CONSOLE
|
||||
|
||||
config APL_SKIP_SET_POWER_LIMITS
|
||||
bool
|
||||
default n
|
||||
|
|
|
@ -58,12 +58,4 @@
|
|||
#define EARLY_I2C_BASE_ADDRESS 0xfe020000
|
||||
#define EARLY_I2C_BASE(x) (EARLY_I2C_BASE_ADDRESS + (0x1000 * (x)))
|
||||
|
||||
#define UART_BASE_SIZE 0x1000
|
||||
|
||||
#define UART_BASE_0_ADDRESS 0xddffc000
|
||||
/* UART BARs are 4KB in size */
|
||||
#define UART_BASE_0_ADDR(x) (UART_BASE_0_ADDRESS + (2 * \
|
||||
UART_BASE_SIZE * (x)))
|
||||
#define UART_BASE(x) UART_BASE_0_ADDR(x)
|
||||
|
||||
#endif /* _SOC_APOLLOLAKE_IOMAP_H_ */
|
||||
|
|
|
@ -223,6 +223,11 @@ config SOC_INTEL_I2C_DEV_MAX
|
|||
default 4 if SOC_INTEL_CANNONLAKE_PCH_H
|
||||
default 6
|
||||
|
||||
config CONSOLE_UART_BASE_ADDRESS
|
||||
hex
|
||||
default 0xfe032000
|
||||
depends on INTEL_LPSS_UART_FOR_CONSOLE
|
||||
|
||||
# Clock divider parameters for 115200 baud rate
|
||||
config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
|
||||
hex
|
||||
|
|
|
@ -29,14 +29,6 @@
|
|||
#define PCH_TRACE_HUB_BASE_ADDRESS 0xfc800000
|
||||
#define PCH_TRACE_HUB_BASE_SIZE 0x00800000
|
||||
|
||||
#define UART_BASE_SIZE 0x1000
|
||||
|
||||
#define UART_BASE_0_ADDRESS 0xfe032000
|
||||
/* Both UART BAR 0 and 1 are 4KB in size */
|
||||
#define UART_BASE_0_ADDR(x) (UART_BASE_0_ADDRESS + (2 * \
|
||||
UART_BASE_SIZE * (x)))
|
||||
#define UART_BASE(x) UART_BASE_0_ADDR(x)
|
||||
|
||||
#define EARLY_I2C_BASE_ADDRESS 0xfe040000
|
||||
#define EARLY_I2C_BASE(x) (EARLY_I2C_BASE_ADDRESS + (0x1000 * (x)))
|
||||
|
||||
|
|
|
@ -59,7 +59,7 @@ Method (APRT, 1, Serialized)
|
|||
|
||||
#if CONFIG(DRIVERS_UART_8250MEM_32)
|
||||
OperationRegion (UBAR, SystemMemory,
|
||||
UART_BASE_0_ADDR(CONFIG_UART_FOR_CONSOLE), 24)
|
||||
CONFIG_CONSOLE_UART_BASE_ADDRESS, 24)
|
||||
Field (UBAR, AnyAcc, NoLock, Preserve)
|
||||
{
|
||||
TDR, 8, /* Transmit Data Register BAR + 0x000 */
|
||||
|
|
|
@ -47,7 +47,7 @@ static void uart_lpss_init(uintptr_t baseaddr)
|
|||
uintptr_t uart_platform_base(int idx)
|
||||
{
|
||||
if (idx == CONFIG_UART_FOR_CONSOLE)
|
||||
return UART_BASE_0_ADDR(CONFIG_UART_FOR_CONSOLE);
|
||||
return CONFIG_CONSOLE_UART_BASE_ADDRESS;
|
||||
return 0;
|
||||
}
|
||||
#endif
|
||||
|
@ -137,8 +137,7 @@ static void uart_configure_gpio_pads(void)
|
|||
void uart_bootblock_init(void)
|
||||
{
|
||||
/* Program UART BAR0, command, reset and clock register */
|
||||
uart_common_init(uart_get_device(),
|
||||
UART_BASE(CONFIG_UART_FOR_CONSOLE));
|
||||
uart_common_init(uart_get_device(), CONFIG_CONSOLE_UART_BASE_ADDRESS);
|
||||
|
||||
/* Configure the 2 pads per UART. */
|
||||
uart_configure_gpio_pads();
|
||||
|
@ -155,8 +154,8 @@ static void uart_read_resources(struct device *dev)
|
|||
uart_is_debug_controller(dev)) {
|
||||
struct resource *res = find_resource(dev, PCI_BASE_ADDRESS_0);
|
||||
/* Need to set the base and size for the resource allocator. */
|
||||
res->base = UART_BASE(CONFIG_UART_FOR_CONSOLE);
|
||||
res->size = UART_BASE_SIZE;
|
||||
res->base = CONFIG_CONSOLE_UART_BASE_ADDRESS;
|
||||
res->size = 0x1000;
|
||||
res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
|
||||
IORESOURCE_FIXED;
|
||||
}
|
||||
|
|
|
@ -138,6 +138,11 @@ config SOC_INTEL_UART_DEV_MAX
|
|||
int
|
||||
default 3
|
||||
|
||||
config CONSOLE_UART_BASE_ADDRESS
|
||||
hex
|
||||
default 0xfe032000
|
||||
depends on INTEL_LPSS_UART_FOR_CONSOLE
|
||||
|
||||
# Clock divider parameters for 115200 baud rate
|
||||
config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
|
||||
hex
|
||||
|
|
|
@ -28,14 +28,6 @@
|
|||
#define PCH_TRACE_HUB_BASE_ADDRESS 0xfc800000
|
||||
#define PCH_TRACE_HUB_BASE_SIZE 0x00800000
|
||||
|
||||
#define UART_BASE_SIZE 0x1000
|
||||
|
||||
#define UART_BASE_0_ADDRESS 0xfe032000
|
||||
/* Both UART BAR 0 and 1 are 4KB in size */
|
||||
#define UART_BASE_0_ADDR(x) (UART_BASE_0_ADDRESS + (2 * \
|
||||
UART_BASE_SIZE * (x)))
|
||||
#define UART_BASE(x) UART_BASE_0_ADDR(x)
|
||||
|
||||
#define EARLY_I2C_BASE_ADDRESS 0xfe040000
|
||||
#define EARLY_I2C_BASE(x) (EARLY_I2C_BASE_ADDRESS + (0x1000 * (x)))
|
||||
|
||||
|
|
|
@ -289,6 +289,11 @@ config CPU_BCLK_MHZ
|
|||
int
|
||||
default 100
|
||||
|
||||
config CONSOLE_UART_BASE_ADDRESS
|
||||
hex
|
||||
default 0xfe030000
|
||||
depends on INTEL_LPSS_UART_FOR_CONSOLE
|
||||
|
||||
# Clock divider parameters for 115200 baud rate
|
||||
config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
|
||||
hex
|
||||
|
|
|
@ -25,13 +25,6 @@
|
|||
#define PCH_PRESERVED_BASE_ADDRESS 0xfc800000
|
||||
#define PCH_PRESERVED_BASE_SIZE 0x02000000
|
||||
|
||||
#define UART_BASE_SIZE 0x1000
|
||||
#define UART_BASE_0_ADDRESS 0xfe030000
|
||||
/* Both UART BAR 0 and 1 are 4KB in size */
|
||||
#define UART_BASE_0_ADDR(x) (UART_BASE_0_ADDRESS + (2 * \
|
||||
UART_BASE_SIZE * (x)))
|
||||
#define UART_BASE(x) UART_BASE_0_ADDR(x)
|
||||
|
||||
#define EARLY_I2C_BASE_ADDRESS 0xfe040000
|
||||
#define EARLY_I2C_BASE(x) (EARLY_I2C_BASE_ADDRESS + (0x1000 * (x)))
|
||||
|
||||
|
|
Loading…
Reference in New Issue