mb/*,soc/intel: drop the obsolete dt option `speed_shift_enable`
The dt option `speed_shift_enable` is obsolete now. Drop it. Change-Id: I5ac3b8efe37aedd442962234478fcdce675bf105 Signed-off-by: Michael Niewöhner <foss@mniewoehner.de> Reviewed-on: https://review.coreboot.org/c/coreboot/+/46462 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Felix Singer <felixsinger@posteo.net> Reviewed-by: Frans Hendriks <fhendriks@eltan.com>
This commit is contained in:
parent
d5a45470c8
commit
a64b4f4548
|
@ -28,9 +28,6 @@ chip soc/intel/skylake
|
||||||
register "gen2_dec" = "0x000c0681"
|
register "gen2_dec" = "0x000c0681"
|
||||||
register "gen3_dec" = "0x000c1641"
|
register "gen3_dec" = "0x000c1641"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Disable DPTF
|
# Disable DPTF
|
||||||
register "dptf_enable" = "0"
|
register "dptf_enable" = "0"
|
||||||
|
|
||||||
|
|
|
@ -18,9 +18,6 @@ chip soc/intel/skylake
|
||||||
register "gpe0_dw1" = "GPP_D"
|
register "gpe0_dw1" = "GPP_D"
|
||||||
register "gpe0_dw2" = "GPP_E"
|
register "gpe0_dw2" = "GPP_E"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable DPTF
|
# Enable DPTF
|
||||||
register "dptf_enable" = "1"
|
register "dptf_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -19,9 +19,6 @@ chip soc/intel/cannonlake
|
||||||
.tdp_pl2_override = 30,
|
.tdp_pl2_override = 30,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable Enhanced Intel SpeedStep
|
# Enable Enhanced Intel SpeedStep
|
||||||
register "eist_enable" = "1"
|
register "eist_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -29,9 +29,6 @@ chip soc/intel/skylake
|
||||||
# "Intel SpeedStep Technology"
|
# "Intel SpeedStep Technology"
|
||||||
register "eist_enable" = "1"
|
register "eist_enable" = "1"
|
||||||
|
|
||||||
# "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# DPTF
|
# DPTF
|
||||||
register "dptf_enable" = "1"
|
register "dptf_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -136,9 +136,6 @@ chip soc/intel/jasperlake
|
||||||
register "DdiPortBDdc" = "1"
|
register "DdiPortBDdc" = "1"
|
||||||
register "DdiPortCDdc" = "1"
|
register "DdiPortCDdc" = "1"
|
||||||
|
|
||||||
# Enable Speed Shift Technology support
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable DPTF
|
# Enable DPTF
|
||||||
register "dptf_enable" = "1"
|
register "dptf_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -134,9 +134,6 @@ chip soc/intel/tigerlake
|
||||||
register "gpio_pm[3]" = "0"
|
register "gpio_pm[3]" = "0"
|
||||||
register "gpio_pm[4]" = "0"
|
register "gpio_pm[4]" = "0"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
device domain 0 on
|
device domain 0 on
|
||||||
device pci 00.0 on end # Host Bridge
|
device pci 00.0 on end # Host Bridge
|
||||||
device pci 02.0 on end # Graphics
|
device pci 02.0 on end # Graphics
|
||||||
|
|
|
@ -40,7 +40,6 @@ chip soc/intel/cannonlake
|
||||||
# USB2 PHY Power gating
|
# USB2 PHY Power gating
|
||||||
register "PchUsb2PhySusPgDisable" = "1"
|
register "PchUsb2PhySusPgDisable" = "1"
|
||||||
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
register "s0ix_enable" = "1"
|
register "s0ix_enable" = "1"
|
||||||
register "dptf_enable" = "1"
|
register "dptf_enable" = "1"
|
||||||
register "power_limits_config" = "{
|
register "power_limits_config" = "{
|
||||||
|
|
|
@ -227,7 +227,6 @@ chip soc/intel/skylake
|
||||||
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
register "dptf_enable" = "1"
|
register "dptf_enable" = "1"
|
||||||
register "power_limits_config" = "{
|
register "power_limits_config" = "{
|
||||||
.tdp_pl1_override = 7,
|
.tdp_pl1_override = 7,
|
||||||
|
|
|
@ -305,7 +305,6 @@ chip soc/intel/skylake
|
||||||
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
register "power_limits_config" = "{
|
register "power_limits_config" = "{
|
||||||
.tdp_psyspl2 = 90,
|
.tdp_psyspl2 = 90,
|
||||||
.psys_pmax = 120,
|
.psys_pmax = 120,
|
||||||
|
|
|
@ -30,9 +30,6 @@ chip soc/intel/skylake
|
||||||
register "gen1_dec" = "0x00fc0801"
|
register "gen1_dec" = "0x00fc0801"
|
||||||
register "gen2_dec" = "0x000c0201"
|
register "gen2_dec" = "0x000c0201"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable DPTF
|
# Enable DPTF
|
||||||
register "dptf_enable" = "1"
|
register "dptf_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -29,8 +29,6 @@ chip soc/intel/cannonlake
|
||||||
register "satapwroptimize" = "1"
|
register "satapwroptimize" = "1"
|
||||||
# Enable System Agent dynamic frequency
|
# Enable System Agent dynamic frequency
|
||||||
register "SaGv" = "SaGv_Enabled"
|
register "SaGv" = "SaGv_Enabled"
|
||||||
# Enable Speed Shift Technology support
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
# Enable S0ix
|
# Enable S0ix
|
||||||
register "s0ix_enable" = "1"
|
register "s0ix_enable" = "1"
|
||||||
# Enable DPTF
|
# Enable DPTF
|
||||||
|
|
|
@ -59,7 +59,6 @@ chip soc/intel/skylake
|
||||||
register "PmConfigSlpAMinAssert" = "3" # 2s
|
register "PmConfigSlpAMinAssert" = "3" # 2s
|
||||||
register "PmTimerDisabled" = "1"
|
register "PmTimerDisabled" = "1"
|
||||||
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
register "power_limits_config" = "{
|
register "power_limits_config" = "{
|
||||||
.tdp_pl1_override = 7,
|
.tdp_pl1_override = 7,
|
||||||
.tdp_pl2_override = 15,
|
.tdp_pl2_override = 15,
|
||||||
|
|
|
@ -246,7 +246,6 @@ chip soc/intel/skylake
|
||||||
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
# PL2 override 15W for KBL-Y
|
# PL2 override 15W for KBL-Y
|
||||||
register "power_limits_config" = "{
|
register "power_limits_config" = "{
|
||||||
.tdp_pl2_override = 15,
|
.tdp_pl2_override = 15,
|
||||||
|
|
|
@ -266,8 +266,6 @@ chip soc/intel/skylake
|
||||||
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
register "tcc_offset" = "3" # TCC of 97C
|
register "tcc_offset" = "3" # TCC of 97C
|
||||||
register "power_limits_config" = "{
|
register "power_limits_config" = "{
|
||||||
.psys_pmax = 101,
|
.psys_pmax = 101,
|
||||||
|
|
|
@ -268,7 +268,6 @@ chip soc/intel/skylake
|
||||||
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
# PL2 override 15W for KBL-Y
|
# PL2 override 15W for KBL-Y
|
||||||
register "power_limits_config" = "{
|
register "power_limits_config" = "{
|
||||||
.tdp_pl2_override = 15,
|
.tdp_pl2_override = 15,
|
||||||
|
|
|
@ -54,8 +54,6 @@ chip soc/intel/skylake
|
||||||
register "PmConfigSlpAMinAssert" = "3" # 2s
|
register "PmConfigSlpAMinAssert" = "3" # 2s
|
||||||
register "PmTimerDisabled" = "1"
|
register "PmTimerDisabled" = "1"
|
||||||
|
|
||||||
# Set speed_shift_enable to 1 to enable P-States, and 0 to disable
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
register "power_limits_config" = "{
|
register "power_limits_config" = "{
|
||||||
.tdp_pl1_override = 7,
|
.tdp_pl1_override = 7,
|
||||||
.tdp_pl2_override = 18,
|
.tdp_pl2_override = 18,
|
||||||
|
|
|
@ -225,7 +225,6 @@ chip soc/intel/skylake
|
||||||
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
# PL2 override 18W for AML-Y
|
# PL2 override 18W for AML-Y
|
||||||
register "power_limits_config" = "{
|
register "power_limits_config" = "{
|
||||||
.tdp_pl2_override = 18,
|
.tdp_pl2_override = 18,
|
||||||
|
|
|
@ -247,7 +247,6 @@ chip soc/intel/skylake
|
||||||
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
[PchSerialIoIndexUart2] = PchSerialIoSkipInit,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
# PL2 override 15W for KBL-Y
|
# PL2 override 15W for KBL-Y
|
||||||
register "power_limits_config" = "{
|
register "power_limits_config" = "{
|
||||||
.tdp_pl2_override = 15,
|
.tdp_pl2_override = 15,
|
||||||
|
|
|
@ -29,7 +29,6 @@ chip soc/intel/cannonlake
|
||||||
# USB2 PHY Power gating
|
# USB2 PHY Power gating
|
||||||
register "PchUsb2PhySusPgDisable" = "1"
|
register "PchUsb2PhySusPgDisable" = "1"
|
||||||
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
register "s0ix_enable" = "1"
|
register "s0ix_enable" = "1"
|
||||||
register "dptf_enable" = "1"
|
register "dptf_enable" = "1"
|
||||||
register "satapwroptimize" = "1"
|
register "satapwroptimize" = "1"
|
||||||
|
|
|
@ -32,7 +32,6 @@ chip soc/intel/cannonlake
|
||||||
# USB2 PHY Power gating
|
# USB2 PHY Power gating
|
||||||
register "PchUsb2PhySusPgDisable" = "1"
|
register "PchUsb2PhySusPgDisable" = "1"
|
||||||
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
register "s0ix_enable" = "1"
|
register "s0ix_enable" = "1"
|
||||||
register "dptf_enable" = "1"
|
register "dptf_enable" = "1"
|
||||||
register "satapwroptimize" = "1"
|
register "satapwroptimize" = "1"
|
||||||
|
|
|
@ -230,9 +230,6 @@ chip soc/intel/tigerlake
|
||||||
register "DdiPort3Ddc" = "0"
|
register "DdiPort3Ddc" = "0"
|
||||||
register "DdiPort4Ddc" = "0"
|
register "DdiPort4Ddc" = "0"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable S0ix
|
# Enable S0ix
|
||||||
register "s0ix_enable" = "1"
|
register "s0ix_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -13,8 +13,6 @@ chip soc/intel/alderlake
|
||||||
register "pmc_gpe0_dw2" = "GPP_E"
|
register "pmc_gpe0_dw2" = "GPP_E"
|
||||||
|
|
||||||
# FSP configuration
|
# FSP configuration
|
||||||
# Enable Speed Shift Technology/HWP support
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
register "usb2_ports[0]" = "USB2_PORT_MID(OC0)" # Type-C Port1
|
register "usb2_ports[0]" = "USB2_PORT_MID(OC0)" # Type-C Port1
|
||||||
register "usb2_ports[1]" = "USB2_PORT_MID(OC0)" # Type-C Port2
|
register "usb2_ports[1]" = "USB2_PORT_MID(OC0)" # Type-C Port2
|
||||||
|
|
|
@ -60,9 +60,6 @@ chip soc/intel/cannonlake
|
||||||
register "PcieClkSrcClkReq[4]" = "4"
|
register "PcieClkSrcClkReq[4]" = "4"
|
||||||
register "PcieClkSrcClkReq[5]" = "5"
|
register "PcieClkSrcClkReq[5]" = "5"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# GPIO for SD card detect
|
# GPIO for SD card detect
|
||||||
register "sdcard_cd_gpio" = "GPP_G5"
|
register "sdcard_cd_gpio" = "GPP_G5"
|
||||||
|
|
||||||
|
|
|
@ -57,9 +57,6 @@ chip soc/intel/cannonlake
|
||||||
register "PcieClkSrcClkReq[4]" = "4"
|
register "PcieClkSrcClkReq[4]" = "4"
|
||||||
register "PcieClkSrcClkReq[5]" = "5"
|
register "PcieClkSrcClkReq[5]" = "5"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# GPIO for SD card detect
|
# GPIO for SD card detect
|
||||||
register "sdcard_cd_gpio" = "GPP_G5"
|
register "sdcard_cd_gpio" = "GPP_G5"
|
||||||
|
|
||||||
|
|
|
@ -43,9 +43,6 @@ chip soc/intel/cannonlake
|
||||||
register "PcieClkSrcClkReq[4]" = "4"
|
register "PcieClkSrcClkReq[4]" = "4"
|
||||||
register "PcieClkSrcClkReq[5]" = "5"
|
register "PcieClkSrcClkReq[5]" = "5"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Disable S0ix
|
# Disable S0ix
|
||||||
register "s0ix_enable" = "0"
|
register "s0ix_enable" = "0"
|
||||||
|
|
||||||
|
|
|
@ -152,9 +152,6 @@ chip soc/intel/icelake
|
||||||
[PchSerialIoIndexUART2] = PchSerialIoSkipInit,
|
[PchSerialIoIndexUART2] = PchSerialIoSkipInit,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable DPTF
|
# Enable DPTF
|
||||||
register "dptf_enable" = "1"
|
register "dptf_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -152,9 +152,6 @@ chip soc/intel/icelake
|
||||||
[PchSerialIoIndexUART2] = PchSerialIoSkipInit,
|
[PchSerialIoIndexUART2] = PchSerialIoSkipInit,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable DPTF
|
# Enable DPTF
|
||||||
register "dptf_enable" = "1"
|
register "dptf_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -122,9 +122,6 @@ chip soc/intel/jasperlake
|
||||||
[PchSerialIoIndexUART2] = PchSerialIoSkipInit,
|
[PchSerialIoIndexUART2] = PchSerialIoSkipInit,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable DPTF
|
# Enable DPTF
|
||||||
register "dptf_enable" = "1"
|
register "dptf_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -16,9 +16,6 @@ chip soc/intel/skylake
|
||||||
# EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
|
# EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
|
||||||
register "gen1_dec" = "0x00fc0801"
|
register "gen1_dec" = "0x00fc0801"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable DPTF
|
# Enable DPTF
|
||||||
register "dptf_enable" = "1"
|
register "dptf_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -17,9 +17,6 @@ chip soc/intel/skylake
|
||||||
register "gen1_dec" = "0x00fc0801"
|
register "gen1_dec" = "0x00fc0801"
|
||||||
register "gen2_dec" = "0x000c0201"
|
register "gen2_dec" = "0x000c0201"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable DPTF
|
# Enable DPTF
|
||||||
register "dptf_enable" = "1"
|
register "dptf_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -14,9 +14,6 @@ chip soc/intel/skylake
|
||||||
register "gpe0_dw1" = "GPP_D"
|
register "gpe0_dw1" = "GPP_D"
|
||||||
register "gpe0_dw2" = "GPP_E"
|
register "gpe0_dw2" = "GPP_E"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# FSP Configuration
|
# FSP Configuration
|
||||||
register "DspEnable" = "1"
|
register "DspEnable" = "1"
|
||||||
register "IoBufferOwnership" = "3"
|
register "IoBufferOwnership" = "3"
|
||||||
|
|
|
@ -115,9 +115,6 @@ chip soc/intel/tigerlake
|
||||||
register "TcssXhciEn" = "1"
|
register "TcssXhciEn" = "1"
|
||||||
register "TcssAuxOri" = "0"
|
register "TcssAuxOri" = "0"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable S0ix
|
# Enable S0ix
|
||||||
register "s0ix_enable" = "1"
|
register "s0ix_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -119,9 +119,6 @@ chip soc/intel/tigerlake
|
||||||
register "TcssXhciEn" = "1"
|
register "TcssXhciEn" = "1"
|
||||||
register "TcssAuxOri" = "0"
|
register "TcssAuxOri" = "0"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable S0ix
|
# Enable S0ix
|
||||||
register "s0ix_enable" = "1"
|
register "s0ix_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -2,8 +2,6 @@
|
||||||
|
|
||||||
chip soc/intel/skylake
|
chip soc/intel/skylake
|
||||||
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
register "common_soc_config" = "{
|
register "common_soc_config" = "{
|
||||||
.chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
|
.chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
|
||||||
}"
|
}"
|
||||||
|
|
|
@ -30,9 +30,6 @@ chip soc/intel/skylake
|
||||||
register "gen3_dec" = "0x00fc02e1" # COM2/4/5/6 ports 0x2e0 - 0x2ff
|
register "gen3_dec" = "0x00fc02e1" # COM2/4/5/6 ports 0x2e0 - 0x2ff
|
||||||
register "gen4_dec" = "0x000c0081" # 0x80 - 0x8f
|
register "gen4_dec" = "0x000c0081" # 0x80 - 0x8f
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Disable DPTF
|
# Disable DPTF
|
||||||
register "dptf_enable" = "0"
|
register "dptf_enable" = "0"
|
||||||
|
|
||||||
|
|
|
@ -126,8 +126,6 @@ chip soc/intel/cannonlake
|
||||||
# Thermal
|
# Thermal
|
||||||
register "tcc_offset" = "6" # TCC of 94C
|
register "tcc_offset" = "6" # TCC of 94C
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Disable S0ix
|
# Disable S0ix
|
||||||
register "s0ix_enable" = "0"
|
register "s0ix_enable" = "0"
|
||||||
|
|
|
@ -17,8 +17,6 @@ chip soc/intel/skylake
|
||||||
register "gen3_dec" = "0x000c03e1"
|
register "gen3_dec" = "0x000c03e1"
|
||||||
register "gen4_dec" = "0x001c02e1"
|
register "gen4_dec" = "0x001c02e1"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
register "eist_enable" = "1"
|
register "eist_enable" = "1"
|
||||||
|
|
||||||
# Disable DPTF
|
# Disable DPTF
|
||||||
|
|
|
@ -37,9 +37,6 @@ chip soc/intel/skylake
|
||||||
register "gen1_dec" = "0x00000381"
|
register "gen1_dec" = "0x00000381"
|
||||||
register "gen2_dec" = "0x000c0081"
|
register "gen2_dec" = "0x000c0081"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Disable DPTF
|
# Disable DPTF
|
||||||
register "dptf_enable" = "0"
|
register "dptf_enable" = "0"
|
||||||
|
|
||||||
|
|
|
@ -24,9 +24,6 @@ chip soc/intel/cannonlake
|
||||||
.tdp_pl2_override = 28,
|
.tdp_pl2_override = 28,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable Enhanced Intel SpeedStep
|
# Enable Enhanced Intel SpeedStep
|
||||||
register "eist_enable" = "1"
|
register "eist_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -19,9 +19,6 @@ chip soc/intel/skylake
|
||||||
register "gen2_dec" = "0x000c0681"
|
register "gen2_dec" = "0x000c0681"
|
||||||
register "gen3_dec" = "0x000c1641"
|
register "gen3_dec" = "0x000c1641"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Disable DPTF
|
# Disable DPTF
|
||||||
register "dptf_enable" = "0"
|
register "dptf_enable" = "0"
|
||||||
|
|
||||||
|
|
|
@ -4,7 +4,6 @@ chip soc/intel/cannonlake
|
||||||
# FSP configuration
|
# FSP configuration
|
||||||
register "SaGv" = "SaGv_Enabled"
|
register "SaGv" = "SaGv_Enabled"
|
||||||
register "RMT" = "0"
|
register "RMT" = "0"
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
register "PchHdaDspEnable" = "0"
|
register "PchHdaDspEnable" = "0"
|
||||||
register "PchHdaAudioLinkHda" = "1"
|
register "PchHdaAudioLinkHda" = "1"
|
||||||
|
|
|
@ -4,7 +4,6 @@ chip soc/intel/cannonlake
|
||||||
# FSP configuration
|
# FSP configuration
|
||||||
register "SaGv" = "SaGv_Enabled"
|
register "SaGv" = "SaGv_Enabled"
|
||||||
register "RMT" = "0"
|
register "RMT" = "0"
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
register "PchHdaDspEnable" = "0"
|
register "PchHdaDspEnable" = "0"
|
||||||
register "PchHdaAudioLinkHda" = "1"
|
register "PchHdaAudioLinkHda" = "1"
|
||||||
|
|
|
@ -3,9 +3,6 @@ chip soc/intel/skylake
|
||||||
register "deep_s5_enable_ac" = "0"
|
register "deep_s5_enable_ac" = "0"
|
||||||
register "deep_s5_enable_dc" = "0"
|
register "deep_s5_enable_dc" = "0"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# FSP Configuration
|
# FSP Configuration
|
||||||
register "ScsEmmcHs400Enabled" = "0"
|
register "ScsEmmcHs400Enabled" = "0"
|
||||||
register "SkipExtGfxScan" = "1"
|
register "SkipExtGfxScan" = "1"
|
||||||
|
|
|
@ -19,9 +19,6 @@ chip soc/intel/cannonlake
|
||||||
.tdp_pl2_override = 30,
|
.tdp_pl2_override = 30,
|
||||||
}"
|
}"
|
||||||
|
|
||||||
# Enable "Intel Speed Shift Technology"
|
|
||||||
register "speed_shift_enable" = "1"
|
|
||||||
|
|
||||||
# Enable Enhanced Intel SpeedStep
|
# Enable Enhanced Intel SpeedStep
|
||||||
register "eist_enable" = "1"
|
register "eist_enable" = "1"
|
||||||
|
|
||||||
|
|
|
@ -185,8 +185,6 @@ struct soc_intel_alderlake_config {
|
||||||
uint8_t HeciEnabled;
|
uint8_t HeciEnabled;
|
||||||
/* PL2 Override value in Watts */
|
/* PL2 Override value in Watts */
|
||||||
uint32_t tdp_pl2_override;
|
uint32_t tdp_pl2_override;
|
||||||
/* Intel Speed Shift Technology */
|
|
||||||
uint8_t speed_shift_enable;
|
|
||||||
|
|
||||||
/* Enable/Disable EIST. 1b:Enabled, 0b:Disabled */
|
/* Enable/Disable EIST. 1b:Enabled, 0b:Disabled */
|
||||||
uint8_t eist_enable;
|
uint8_t eist_enable;
|
||||||
|
|
|
@ -261,8 +261,6 @@ struct soc_intel_cannonlake_config {
|
||||||
/* Enables support for Teton Glacier hybrid storage device */
|
/* Enables support for Teton Glacier hybrid storage device */
|
||||||
uint8_t TetonGlacierMode;
|
uint8_t TetonGlacierMode;
|
||||||
|
|
||||||
/* Intel Speed Shift Technology */
|
|
||||||
uint8_t speed_shift_enable;
|
|
||||||
/* Enable VR specific mailbox command
|
/* Enable VR specific mailbox command
|
||||||
* 00b - no VR specific cmd sent
|
* 00b - no VR specific cmd sent
|
||||||
* 01b - VR mailbox cmd specifically for the MPS IMPV8 VR will be sent
|
* 01b - VR mailbox cmd specifically for the MPS IMPV8 VR will be sent
|
||||||
|
|
|
@ -149,8 +149,6 @@ struct soc_intel_elkhartlake_config {
|
||||||
/* HeciEnabled decides the state of Heci1 at end of boot
|
/* HeciEnabled decides the state of Heci1 at end of boot
|
||||||
* Setting to 0 (default) disables Heci1 and hides the device from OS */
|
* Setting to 0 (default) disables Heci1 and hides the device from OS */
|
||||||
uint8_t HeciEnabled;
|
uint8_t HeciEnabled;
|
||||||
/* Intel Speed Shift Technology */
|
|
||||||
uint8_t speed_shift_enable;
|
|
||||||
|
|
||||||
/* Enable/Disable EIST. 1b:Enabled, 0b:Disabled */
|
/* Enable/Disable EIST. 1b:Enabled, 0b:Disabled */
|
||||||
uint8_t eist_enable;
|
uint8_t eist_enable;
|
||||||
|
|
|
@ -169,8 +169,7 @@ struct soc_intel_icelake_config {
|
||||||
/* HeciEnabled decides the state of Heci1 at end of boot
|
/* HeciEnabled decides the state of Heci1 at end of boot
|
||||||
* Setting to 0 (default) disables Heci1 and hides the device from OS */
|
* Setting to 0 (default) disables Heci1 and hides the device from OS */
|
||||||
uint8_t HeciEnabled;
|
uint8_t HeciEnabled;
|
||||||
/* Intel Speed Shift Technology */
|
|
||||||
uint8_t speed_shift_enable;
|
|
||||||
/* Enable VR specific mailbox command
|
/* Enable VR specific mailbox command
|
||||||
* 00b - no VR specific cmd sent
|
* 00b - no VR specific cmd sent
|
||||||
* 01b - VR mailbox cmd specifically for the MPS IMPV8 VR will be sent
|
* 01b - VR mailbox cmd specifically for the MPS IMPV8 VR will be sent
|
||||||
|
|
|
@ -149,8 +149,6 @@ struct soc_intel_jasperlake_config {
|
||||||
/* HeciEnabled decides the state of Heci1 at end of boot
|
/* HeciEnabled decides the state of Heci1 at end of boot
|
||||||
* Setting to 0 (default) disables Heci1 and hides the device from OS */
|
* Setting to 0 (default) disables Heci1 and hides the device from OS */
|
||||||
uint8_t HeciEnabled;
|
uint8_t HeciEnabled;
|
||||||
/* Intel Speed Shift Technology */
|
|
||||||
uint8_t speed_shift_enable;
|
|
||||||
|
|
||||||
/* Enable/Disable EIST. 1b:Enabled, 0b:Disabled */
|
/* Enable/Disable EIST. 1b:Enabled, 0b:Disabled */
|
||||||
uint8_t eist_enable;
|
uint8_t eist_enable;
|
||||||
|
|
|
@ -461,8 +461,7 @@ struct soc_intel_skylake_config {
|
||||||
*/
|
*/
|
||||||
u8 HeciEnabled;
|
u8 HeciEnabled;
|
||||||
u8 PmTimerDisabled;
|
u8 PmTimerDisabled;
|
||||||
/* Intel Speed Shift Technology */
|
|
||||||
u8 speed_shift_enable;
|
|
||||||
/*
|
/*
|
||||||
* Enable VR specific mailbox command
|
* Enable VR specific mailbox command
|
||||||
* 000b - Don't Send any VR command
|
* 000b - Don't Send any VR command
|
||||||
|
|
|
@ -271,9 +271,6 @@ struct soc_intel_tigerlake_config {
|
||||||
* Setting to 0 (default) disables Heci1 and hides the device from OS */
|
* Setting to 0 (default) disables Heci1 and hides the device from OS */
|
||||||
uint8_t HeciEnabled;
|
uint8_t HeciEnabled;
|
||||||
|
|
||||||
/* Intel Speed Shift Technology */
|
|
||||||
uint8_t speed_shift_enable;
|
|
||||||
|
|
||||||
/* Enable/Disable EIST. 1b:Enabled, 0b:Disabled */
|
/* Enable/Disable EIST. 1b:Enabled, 0b:Disabled */
|
||||||
uint8_t eist_enable;
|
uint8_t eist_enable;
|
||||||
|
|
||||||
|
|
Loading…
Reference in New Issue