intel/i945,gm45,pineview,x4x: Move stage cache support function
Let garbage-collection take care of stage_cache_external_region() when it is not needed and move implementation to a suitable file already building for needed stages. Change-Id: Ic32adcc62c7ee21bf38e2e4e5ece00524871b091 Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/34670 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Arthur Heymans <arthur@aheymans.xyz>
This commit is contained in:
parent
26a682c944
commit
aba8fb1158
|
@ -39,8 +39,4 @@ smm-y += ../../../cpu/x86/lapic/apic_timer.c
|
||||||
|
|
||||||
postcar-y += ram_calc.c
|
postcar-y += ram_calc.c
|
||||||
|
|
||||||
romstage-$(CONFIG_CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM) += stage_cache.c
|
|
||||||
ramstage-$(CONFIG_CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM) += stage_cache.c
|
|
||||||
postcar-$(CONFIG_CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM) += stage_cache.c
|
|
||||||
|
|
||||||
endif
|
endif
|
||||||
|
|
|
@ -26,6 +26,7 @@
|
||||||
#include <cpu/x86/mtrr.h>
|
#include <cpu/x86/mtrr.h>
|
||||||
#include <cbmem.h>
|
#include <cbmem.h>
|
||||||
#include <program_loading.h>
|
#include <program_loading.h>
|
||||||
|
#include <stage_cache.h>
|
||||||
#include <cpu/intel/smm/gen1/smi.h>
|
#include <cpu/intel/smm/gen1/smi.h>
|
||||||
#include "gm45.h"
|
#include "gm45.h"
|
||||||
|
|
||||||
|
@ -123,6 +124,17 @@ void *cbmem_top(void)
|
||||||
return (void *) top_of_ram;
|
return (void *) top_of_ram;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
void stage_cache_external_region(void **base, size_t *size)
|
||||||
|
{
|
||||||
|
/*
|
||||||
|
* The ramstage cache lives in the TSEG region at RESERVED_SMM_OFFSET.
|
||||||
|
* The top of RAM is defined to be the TSEG base address.
|
||||||
|
*/
|
||||||
|
*size = CONFIG_SMM_RESERVED_SIZE;
|
||||||
|
*base = (void *)(northbridge_get_tseg_base()
|
||||||
|
+ CONFIG_SMM_RESERVED_SIZE);
|
||||||
|
}
|
||||||
|
|
||||||
/* platform_enter_postcar() determines the stack to use after
|
/* platform_enter_postcar() determines the stack to use after
|
||||||
* cache-as-ram is torn down as well as the MTRR settings to use,
|
* cache-as-ram is torn down as well as the MTRR settings to use,
|
||||||
* and continues execution in postcar stage. */
|
* and continues execution in postcar stage. */
|
||||||
|
|
|
@ -1,29 +0,0 @@
|
||||||
/*
|
|
||||||
* This file is part of the coreboot project.
|
|
||||||
*
|
|
||||||
* Copyright 2015 Google, Inc.
|
|
||||||
*
|
|
||||||
* This program is free software; you can redistribute it and/or modify
|
|
||||||
* it under the terms of the GNU General Public License as published by
|
|
||||||
* the Free Software Foundation; version 2 of the License.
|
|
||||||
*
|
|
||||||
* This program is distributed in the hope that it will be useful,
|
|
||||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
||||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
||||||
* GNU General Public License for more details.
|
|
||||||
*/
|
|
||||||
|
|
||||||
#include <stdint.h>
|
|
||||||
#include <stage_cache.h>
|
|
||||||
#include <cpu/intel/smm/gen1/smi.h>
|
|
||||||
|
|
||||||
void stage_cache_external_region(void **base, size_t *size)
|
|
||||||
{
|
|
||||||
/*
|
|
||||||
* The ramstage cache lives in the TSEG region at RESERVED_SMM_OFFSET.
|
|
||||||
* The top of RAM is defined to be the TSEG base address.
|
|
||||||
*/
|
|
||||||
*size = CONFIG_SMM_RESERVED_SIZE;
|
|
||||||
*base = (void *)(northbridge_get_tseg_base()
|
|
||||||
+ CONFIG_SMM_RESERVED_SIZE);
|
|
||||||
}
|
|
|
@ -31,8 +31,4 @@ smm-y += udelay.c
|
||||||
|
|
||||||
postcar-y += ram_calc.c
|
postcar-y += ram_calc.c
|
||||||
|
|
||||||
romstage-$(CONFIG_CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM) += stage_cache.c
|
|
||||||
ramstage-$(CONFIG_CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM) += stage_cache.c
|
|
||||||
postcar-$(CONFIG_CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM) += stage_cache.c
|
|
||||||
|
|
||||||
endif
|
endif
|
||||||
|
|
|
@ -25,6 +25,8 @@
|
||||||
#include <cpu/x86/mtrr.h>
|
#include <cpu/x86/mtrr.h>
|
||||||
#include <program_loading.h>
|
#include <program_loading.h>
|
||||||
#include <cpu/intel/smm/gen1/smi.h>
|
#include <cpu/intel/smm/gen1/smi.h>
|
||||||
|
#include <stdint.h>
|
||||||
|
#include <stage_cache.h>
|
||||||
|
|
||||||
/* Decodes TSEG region size to bytes. */
|
/* Decodes TSEG region size to bytes. */
|
||||||
u32 decode_tseg_size(const u8 esmramc)
|
u32 decode_tseg_size(const u8 esmramc)
|
||||||
|
@ -88,6 +90,17 @@ u32 decode_igd_memory_size(const u32 gms)
|
||||||
return ggc2uma[gms] << 10;
|
return ggc2uma[gms] << 10;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
void stage_cache_external_region(void **base, size_t *size)
|
||||||
|
{
|
||||||
|
/*
|
||||||
|
* The ramstage cache lives in the TSEG region at RESERVED_SMM_OFFSET.
|
||||||
|
* The top of RAM is defined to be the TSEG base address.
|
||||||
|
*/
|
||||||
|
*size = CONFIG_SMM_RESERVED_SIZE;
|
||||||
|
*base = (void *)(northbridge_get_tseg_base()
|
||||||
|
+ CONFIG_SMM_RESERVED_SIZE);
|
||||||
|
}
|
||||||
|
|
||||||
/* platform_enter_postcar() determines the stack to use after
|
/* platform_enter_postcar() determines the stack to use after
|
||||||
* cache-as-ram is torn down as well as the MTRR settings to use,
|
* cache-as-ram is torn down as well as the MTRR settings to use,
|
||||||
* and continues execution in postcar stage. */
|
* and continues execution in postcar stage. */
|
||||||
|
|
|
@ -1,29 +0,0 @@
|
||||||
/*
|
|
||||||
* This file is part of the coreboot project.
|
|
||||||
*
|
|
||||||
* Copyright 2015 Google, Inc.
|
|
||||||
*
|
|
||||||
* This program is free software; you can redistribute it and/or modify
|
|
||||||
* it under the terms of the GNU General Public License as published by
|
|
||||||
* the Free Software Foundation; version 2 of the License.
|
|
||||||
*
|
|
||||||
* This program is distributed in the hope that it will be useful,
|
|
||||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
||||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
||||||
* GNU General Public License for more details.
|
|
||||||
*/
|
|
||||||
|
|
||||||
#include <stdint.h>
|
|
||||||
#include <stage_cache.h>
|
|
||||||
#include <cpu/intel/smm/gen1/smi.h>
|
|
||||||
|
|
||||||
void stage_cache_external_region(void **base, size_t *size)
|
|
||||||
{
|
|
||||||
/*
|
|
||||||
* The ramstage cache lives in the TSEG region at RESERVED_SMM_OFFSET.
|
|
||||||
* The top of RAM is defined to be the TSEG base address.
|
|
||||||
*/
|
|
||||||
*size = CONFIG_SMM_RESERVED_SIZE;
|
|
||||||
*base = (void *)(northbridge_get_tseg_base()
|
|
||||||
+ CONFIG_SMM_RESERVED_SIZE);
|
|
||||||
}
|
|
|
@ -30,8 +30,5 @@ romstage-y += raminit.c
|
||||||
romstage-y += early_init.c
|
romstage-y += early_init.c
|
||||||
|
|
||||||
postcar-y += ram_calc.c
|
postcar-y += ram_calc.c
|
||||||
romstage-$(CONFIG_CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM) += stage_cache.c
|
|
||||||
ramstage-$(CONFIG_CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM) += stage_cache.c
|
|
||||||
postcar-$(CONFIG_CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM) += stage_cache.c
|
|
||||||
|
|
||||||
endif
|
endif
|
||||||
|
|
|
@ -26,6 +26,8 @@
|
||||||
#include <cpu/x86/mtrr.h>
|
#include <cpu/x86/mtrr.h>
|
||||||
#include <cpu/intel/romstage.h>
|
#include <cpu/intel/romstage.h>
|
||||||
#include <cpu/intel/smm/gen1/smi.h>
|
#include <cpu/intel/smm/gen1/smi.h>
|
||||||
|
#include <stdint.h>
|
||||||
|
#include <stage_cache.h>
|
||||||
|
|
||||||
u8 decode_pciebar(u32 *const base, u32 *const len)
|
u8 decode_pciebar(u32 *const base, u32 *const len)
|
||||||
{
|
{
|
||||||
|
@ -138,6 +140,17 @@ void *cbmem_top(void)
|
||||||
|
|
||||||
}
|
}
|
||||||
|
|
||||||
|
void stage_cache_external_region(void **base, size_t *size)
|
||||||
|
{
|
||||||
|
/*
|
||||||
|
* The ramstage cache lives in the TSEG region at RESERVED_SMM_OFFSET.
|
||||||
|
* The top of RAM is defined to be the TSEG base address.
|
||||||
|
*/
|
||||||
|
*size = CONFIG_SMM_RESERVED_SIZE;
|
||||||
|
*base = (void *)(northbridge_get_tseg_base()
|
||||||
|
+ CONFIG_SMM_RESERVED_SIZE);
|
||||||
|
}
|
||||||
|
|
||||||
/* platform_enter_postcar() determines the stack to use after
|
/* platform_enter_postcar() determines the stack to use after
|
||||||
* cache-as-ram is torn down as well as the MTRR settings to use,
|
* cache-as-ram is torn down as well as the MTRR settings to use,
|
||||||
* and continues execution in postcar stage. */
|
* and continues execution in postcar stage. */
|
||||||
|
|
|
@ -1,29 +0,0 @@
|
||||||
/*
|
|
||||||
* This file is part of the coreboot project.
|
|
||||||
*
|
|
||||||
* Copyright 2015 Google, Inc.
|
|
||||||
*
|
|
||||||
* This program is free software; you can redistribute it and/or modify
|
|
||||||
* it under the terms of the GNU General Public License as published by
|
|
||||||
* the Free Software Foundation; version 2 of the License.
|
|
||||||
*
|
|
||||||
* This program is distributed in the hope that it will be useful,
|
|
||||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
||||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
||||||
* GNU General Public License for more details.
|
|
||||||
*/
|
|
||||||
|
|
||||||
#include <stdint.h>
|
|
||||||
#include <stage_cache.h>
|
|
||||||
#include <cpu/intel/smm/gen1/smi.h>
|
|
||||||
|
|
||||||
void stage_cache_external_region(void **base, size_t *size)
|
|
||||||
{
|
|
||||||
/*
|
|
||||||
* The ramstage cache lives in the TSEG region at RESERVED_SMM_OFFSET.
|
|
||||||
* The top of RAM is defined to be the TSEG base address.
|
|
||||||
*/
|
|
||||||
*size = CONFIG_SMM_RESERVED_SIZE;
|
|
||||||
*base = (void *)(northbridge_get_tseg_base()
|
|
||||||
+ CONFIG_SMM_RESERVED_SIZE);
|
|
||||||
}
|
|
|
@ -30,8 +30,5 @@ ramstage-y += gma.c
|
||||||
ramstage-y += northbridge.c
|
ramstage-y += northbridge.c
|
||||||
|
|
||||||
postcar-y += ram_calc.c
|
postcar-y += ram_calc.c
|
||||||
romstage-$(CONFIG_CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM) += stage_cache.c
|
|
||||||
ramstage-$(CONFIG_CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM) += stage_cache.c
|
|
||||||
postcar-$(CONFIG_CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM) += stage_cache.c
|
|
||||||
|
|
||||||
endif
|
endif
|
||||||
|
|
|
@ -29,6 +29,7 @@
|
||||||
#include <northbridge/intel/x4x/x4x.h>
|
#include <northbridge/intel/x4x/x4x.h>
|
||||||
#include <program_loading.h>
|
#include <program_loading.h>
|
||||||
#include <cpu/intel/smm/gen1/smi.h>
|
#include <cpu/intel/smm/gen1/smi.h>
|
||||||
|
#include <stage_cache.h>
|
||||||
|
|
||||||
/** Decodes used Graphics Mode Select (GMS) to kilobytes. */
|
/** Decodes used Graphics Mode Select (GMS) to kilobytes. */
|
||||||
u32 decode_igd_memory_size(const u32 gms)
|
u32 decode_igd_memory_size(const u32 gms)
|
||||||
|
@ -134,6 +135,17 @@ void *cbmem_top(void)
|
||||||
return (void *) top_of_ram;
|
return (void *) top_of_ram;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
void stage_cache_external_region(void **base, size_t *size)
|
||||||
|
{
|
||||||
|
/*
|
||||||
|
* The ramstage cache lives in the TSEG region at RESERVED_SMM_OFFSET.
|
||||||
|
* The top of RAM is defined to be the TSEG base address.
|
||||||
|
*/
|
||||||
|
*size = CONFIG_SMM_RESERVED_SIZE;
|
||||||
|
*base = (void *)(northbridge_get_tseg_base()
|
||||||
|
+ CONFIG_SMM_RESERVED_SIZE);
|
||||||
|
}
|
||||||
|
|
||||||
/* platform_enter_postcar() determines the stack to use after
|
/* platform_enter_postcar() determines the stack to use after
|
||||||
* cache-as-ram is torn down as well as the MTRR settings to use,
|
* cache-as-ram is torn down as well as the MTRR settings to use,
|
||||||
* and continues execution in postcar stage. */
|
* and continues execution in postcar stage. */
|
||||||
|
|
|
@ -1,29 +0,0 @@
|
||||||
/*
|
|
||||||
* This file is part of the coreboot project.
|
|
||||||
*
|
|
||||||
* Copyright 2015 Google, Inc.
|
|
||||||
*
|
|
||||||
* This program is free software; you can redistribute it and/or modify
|
|
||||||
* it under the terms of the GNU General Public License as published by
|
|
||||||
* the Free Software Foundation; version 2 of the License.
|
|
||||||
*
|
|
||||||
* This program is distributed in the hope that it will be useful,
|
|
||||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
||||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
||||||
* GNU General Public License for more details.
|
|
||||||
*/
|
|
||||||
|
|
||||||
#include <stdint.h>
|
|
||||||
#include <stage_cache.h>
|
|
||||||
#include <cpu/intel/smm/gen1/smi.h>
|
|
||||||
|
|
||||||
void stage_cache_external_region(void **base, size_t *size)
|
|
||||||
{
|
|
||||||
/*
|
|
||||||
* The ramstage cache lives in the TSEG region at RESERVED_SMM_OFFSET.
|
|
||||||
* The top of RAM is defined to be the TSEG base address.
|
|
||||||
*/
|
|
||||||
*size = CONFIG_SMM_RESERVED_SIZE;
|
|
||||||
*base = (void *)(northbridge_get_tseg_base()
|
|
||||||
+ CONFIG_SMM_RESERVED_SIZE);
|
|
||||||
}
|
|
Loading…
Reference in New Issue