Add high tables support to all northbridges.

Signed-off-by: Stefan Reinauer <stepan@coresystems.de>
Acked-by: Patrick Georgi <patrick.georgi@coresystems.de> 



git-svn-id: svn://svn.coreboot.org/coreboot/trunk@4238 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1
This commit is contained in:
Stefan Reinauer 2009-04-30 13:58:42 +00:00 committed by Stefan Reinauer
parent 6841ce6537
commit b5fb0c5c4e
33 changed files with 268 additions and 34 deletions

View File

@ -19,8 +19,10 @@
uses AGP_APERTURE_SIZE uses AGP_APERTURE_SIZE
uses HAVE_ACPI_TABLES uses HAVE_ACPI_TABLES
uses HAVE_HIGH_TABLES
default AGP_APERTURE_SIZE=0x4000000 default AGP_APERTURE_SIZE=0x4000000
default HAVE_HIGH_TABLES=1
config chip.h config chip.h

View File

@ -911,6 +911,11 @@ static void disable_hoist_memory(unsigned long hole_startk, int i)
#endif #endif
#if HAVE_HIGH_TABLES==1
#define HIGH_TABLES_SIZE 64 // maximum size of high tables in KB
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
#if CONFIG_PCI_64BIT_PREF_MEM == 1 #if CONFIG_PCI_64BIT_PREF_MEM == 1
@ -1084,6 +1089,15 @@ static void pci_domain_set_resources(device_t dev)
ram_resource(dev, (idx | i), basek, pre_sizek); ram_resource(dev, (idx | i), basek, pre_sizek);
idx += 0x10; idx += 0x10;
sizek -= pre_sizek; sizek -= pre_sizek;
#if HAVE_HIGH_TABLES==1
if (i==0 && high_tables_base==0) {
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (mmio_basek - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
printk_debug("(split)%xK table at =%08llx\n", HIGH_TABLES_SIZE,
high_tables_base);
}
#endif
} }
#if CONFIG_AMDMCT == 0 #if CONFIG_AMDMCT == 0
#if HW_MEM_HOLE_SIZEK != 0 #if HW_MEM_HOLE_SIZEK != 0
@ -1108,6 +1122,15 @@ static void pci_domain_set_resources(device_t dev)
} }
ram_resource(dev, (idx | i), basek, sizek); ram_resource(dev, (idx | i), basek, sizek);
idx += 0x10; idx += 0x10;
#if HAVE_HIGH_TABLES==1
printk_debug("%d: mmio_basek=%08lx, basek=%08x, limitk=%08x\n",
i, mmio_basek, basek, limitk);
if (i==0 && high_tables_base==0) {
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (limitk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
}
#endif
} }
for(link = 0; link < dev->links; link++) { for(link = 0; link < dev->links; link++) {

View File

@ -1,2 +1,4 @@
uses HAVE_HIGH_TABLES
config chip.h config chip.h
driver northbridge.o driver northbridge.o
default HAVE_HIGH_TABLES=1

View File

@ -126,6 +126,11 @@ static uint32_t find_pci_tolm(struct bus *bus)
return tolm; return tolm;
} }
#if HAVE_HIGH_TABLES==1
#define HIGH_TABLES_SIZE 64 // maximum size of high tables in KB
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
device_t mc_dev; device_t mc_dev;
@ -168,6 +173,13 @@ static void pci_domain_set_resources(device_t dev)
*/ */
tolmk = tomk; tolmk = tomk;
} }
#if HAVE_HIGH_TABLES==1
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (tolmk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
#endif
/* Report the memory regions */ /* Report the memory regions */
idx = 10; idx = 10;
ram_resource(dev, idx++, 0, tolmk); ram_resource(dev, idx++, 0, tolmk);

View File

@ -1,5 +1,7 @@
uses HAVE_HIGH_TABLES
config chip.h config chip.h
driver northbridge.o driver northbridge.o
object northbridgeinit.o object northbridgeinit.o
object chipsetinit.o object chipsetinit.o
object grphinit.o object grphinit.o
default HAVE_HIGH_TABLES=1

View File

@ -501,6 +501,11 @@ static struct device_operations cpu_bus_ops = {
void chipsetInit (void); void chipsetInit (void);
#if HAVE_HIGH_TABLES==1
#define HIGH_TABLES_SIZE 64 // maximum size of high tables in KB
extern uint64_t high_tables_base, high_tables_size;
#endif
static void enable_dev(struct device *dev) static void enable_dev(struct device *dev)
{ {
printk_debug("gx2 north: enable_dev\n"); printk_debug("gx2 north: enable_dev\n");
@ -512,6 +517,7 @@ static void enable_dev(struct device *dev)
if (dev->path.type == DEVICE_PATH_PCI_DOMAIN) { if (dev->path.type == DEVICE_PATH_PCI_DOMAIN) {
struct northbridge_amd_gx2_config *nb = (struct northbridge_amd_gx2_config *)dev->chip_info; struct northbridge_amd_gx2_config *nb = (struct northbridge_amd_gx2_config *)dev->chip_info;
extern void cpubug(void); extern void cpubug(void);
u32 tomk;
printk_debug("DEVICE_PATH_PCI_DOMAIN\n"); printk_debug("DEVICE_PATH_PCI_DOMAIN\n");
/* cpubug MUST be called before setup_gx2(), so we force the issue here */ /* cpubug MUST be called before setup_gx2(), so we force the issue here */
northbridgeinit(); northbridgeinit();
@ -524,7 +530,13 @@ static void enable_dev(struct device *dev)
graphics_init(); graphics_init();
dev->ops = &pci_domain_ops; dev->ops = &pci_domain_ops;
pci_set_method(dev); pci_set_method(dev);
ram_resource(dev, 0, 0, ((sizeram() - VIDEO_MB) * 1024) - SMM_SIZE); tomk = ((sizeram() - VIDEO_MB) * 1024) - SMM_SIZE;
#if HAVE_HIGH_TABLES==1
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (tomk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
#endif
ram_resource(dev, 0, 0, tomk);
} else if (dev->path.type == DEVICE_PATH_APIC_CLUSTER) { } else if (dev->path.type == DEVICE_PATH_APIC_CLUSTER) {
printk_debug("DEVICE_PATH_APIC_CLUSTER\n"); printk_debug("DEVICE_PATH_APIC_CLUSTER\n");
dev->ops = &cpu_bus_ops; dev->ops = &cpu_bus_ops;

View File

@ -1,4 +1,6 @@
uses HAVE_HIGH_TABLES
config chip.h config chip.h
driver northbridge.o driver northbridge.o
object northbridgeinit.o object northbridgeinit.o
object grphinit.o object grphinit.o
default HAVE_HIGH_TABLES=1

View File

@ -415,19 +415,32 @@ static void ram_resource(device_t dev, unsigned long index,
IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED; IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED;
} }
#if HAVE_HIGH_TABLES==1
#define HIGH_TABLES_SIZE 64 // maximum size of high tables in KB
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
int idx; int idx;
u32 tomk;
device_t mc_dev; device_t mc_dev;
printk_spew(">> Entering northbridge.c: %s\n", __func__); printk_spew(">> Entering northbridge.c: %s\n", __func__);
mc_dev = dev->link[0].children; mc_dev = dev->link[0].children;
if (mc_dev) { if (mc_dev) {
tomk = get_systop() / 1024;
/* Report the memory regions */ /* Report the memory regions */
idx = 10; idx = 10;
ram_resource(dev, idx++, 0, 640); ram_resource(dev, idx++, 0, 640);
ram_resource(dev, idx++, 1024, (get_systop() - 0x100000) / 1024); // Systop - 1 MB -> KB ram_resource(dev, idx++, 1024, tomk - 1024); // Systop - 1 MB -> KB
#if HAVE_HIGH_TABLES==1
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (tomk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
#endif
} }
assign_resources(&dev->link[0]); assign_resources(&dev->link[0]);

View File

@ -1,3 +1,7 @@
uses HAVE_HIGH_TABLES
config chip.h config chip.h
object northbridge.o object northbridge.o
default HAVE_HIGH_TABLES=1

View File

@ -65,6 +65,11 @@ static uint32_t find_pci_tolm(struct bus *bus)
return tolm; return tolm;
} }
#if HAVE_HIGH_TABLES==1
#define HIGH_TABLES_SIZE 64 // maximum size of high tables in KB
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
device_t mc_dev; device_t mc_dev;
@ -140,6 +145,12 @@ static void pci_domain_set_resources(device_t dev)
ram_resource(dev, idx++, remapbasek, ram_resource(dev, idx++, remapbasek,
(remaplimitk + 64*1024) - remapbasek); (remaplimitk + 64*1024) - remapbasek);
} }
#if HAVE_HIGH_TABLES==1
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (tolmk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
#endif
} }
assign_resources(&dev->link[0]); assign_resources(&dev->link[0]);
} }

View File

@ -1,3 +1,5 @@
uses HAVE_HIGH_TABLES
config chip.h config chip.h
driver northbridge.o driver northbridge.o
driver pciexp_porta.o driver pciexp_porta.o
@ -5,6 +7,8 @@ driver pciexp_porta1.o
driver pciexp_portb.o driver pciexp_portb.o
driver pciexp_portc.o driver pciexp_portc.o
default HAVE_HIGH_TABLES=1
makerule raminit_test makerule raminit_test
depends "$(TOP)/src/northbridge/intel/e7520/raminit_test.c" depends "$(TOP)/src/northbridge/intel/e7520/raminit_test.c"
depends "$(TOP)/src/northbridge/intel/e7520/raminit.c" depends "$(TOP)/src/northbridge/intel/e7520/raminit.c"

View File

@ -76,6 +76,10 @@ static uint32_t find_pci_tolm(struct bus *bus)
return tolm; return tolm;
} }
#if HAVE_HIGH_TABLES==1
#define HIGH_TABLES_SIZE 64 // maximum size of high tables in KB
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
@ -164,6 +168,12 @@ static void pci_domain_set_resources(device_t dev)
ram_resource(dev, 6, remapbasek, ram_resource(dev, 6, remapbasek,
(remaplimitk + 64*1024) - remapbasek); (remaplimitk + 64*1024) - remapbasek);
} }
#if HAVE_HIGH_TABLES==1
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (tolmk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
#endif
} }
assign_resources(&dev->link[0]); assign_resources(&dev->link[0]);
} }

View File

@ -1,3 +1,5 @@
uses HAVE_HIGH_TABLES
config chip.h config chip.h
driver northbridge.o driver northbridge.o
driver pciexp_porta.o driver pciexp_porta.o
@ -5,6 +7,8 @@ driver pciexp_porta1.o
driver pciexp_portb.o driver pciexp_portb.o
driver pciexp_portc.o driver pciexp_portc.o
default HAVE_HIGH_TABLES=1
makerule raminit_test makerule raminit_test
depends "$(TOP)/src/northbridge/intel/e7525/raminit_test.c" depends "$(TOP)/src/northbridge/intel/e7525/raminit_test.c"
depends "$(TOP)/src/northbridge/intel/e7525/raminit.c" depends "$(TOP)/src/northbridge/intel/e7525/raminit.c"

View File

@ -76,6 +76,10 @@ static uint32_t find_pci_tolm(struct bus *bus)
return tolm; return tolm;
} }
#if HAVE_HIGH_TABLES==1
#define HIGH_TABLES_SIZE 64 // maximum size of high tables in KB
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
@ -164,6 +168,12 @@ static void pci_domain_set_resources(device_t dev)
ram_resource(dev, 6, remapbasek, ram_resource(dev, 6, remapbasek,
(remaplimitk + 64*1024) - remapbasek); (remaplimitk + 64*1024) - remapbasek);
} }
#if HAVE_HIGH_TABLES==1
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (tolmk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
#endif
} }
assign_resources(&dev->link[0]); assign_resources(&dev->link[0]);
} }

View File

@ -17,6 +17,11 @@
## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA ## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
## ##
uses HAVE_HIGH_TABLES
config chip.h config chip.h
driver northbridge.o driver northbridge.o
driver pciexp_porta.o driver pciexp_porta.o
default HAVE_HIGH_TABLES=1

View File

@ -97,6 +97,10 @@ static u32 find_pci_tolm(struct bus *bus)
return tolm; return tolm;
} }
#if HAVE_HIGH_TABLES==1
#define HIGH_TABLES_SIZE 64 // maximum size of high tables in KB
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
@ -185,6 +189,12 @@ static void pci_domain_set_resources(device_t dev)
ram_resource(dev, 6, remapbasek, ram_resource(dev, 6, remapbasek,
(remaplimitk + 64*1024) - remapbasek); (remaplimitk + 64*1024) - remapbasek);
} }
#if HAVE_HIGH_TABLES==1
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (tolmk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
#endif
} }
assign_resources(&dev->link[0]); assign_resources(&dev->link[0]);
} }

View File

@ -18,5 +18,10 @@
## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA ## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
## ##
uses HAVE_HIGH_TABLES
config chip.h config chip.h
driver northbridge.o driver northbridge.o
default HAVE_HIGH_TABLES=1

View File

@ -91,6 +91,10 @@ static uint32_t find_pci_tolm(struct bus *bus)
return tolm; return tolm;
} }
#if HAVE_HIGH_TABLES==1
#define HIGH_TABLES_SIZE 64 // maximum size of high tables in KB
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
device_t mc_dev; device_t mc_dev;
@ -127,6 +131,12 @@ static void pci_domain_set_resources(device_t dev)
idx = 10; idx = 10;
ram_resource(dev, idx++, 0, 640); ram_resource(dev, idx++, 0, 640);
ram_resource(dev, idx++, 768, tolmk - 768); ram_resource(dev, idx++, 768, tolmk - 768);
#if HAVE_HIGH_TABLES==1
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (tomk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
#endif
} }
assign_resources(&dev->link[0]); assign_resources(&dev->link[0]);

View File

@ -18,5 +18,10 @@
## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA ## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
## ##
uses HAVE_HIGH_TABLES
config chip.h config chip.h
driver northbridge.o driver northbridge.o
default HAVE_HIGH_TABLES=1

View File

@ -122,6 +122,11 @@ static int translate_i82810_to_mb[] = {
/* MB */0, 8, 0, 16, 16, 24, 32, 32, 48, 64, 64, 96, 128, 128, 192, 256, /* MB */0, 8, 0, 16, 16, 24, 32, 32, 48, 64, 64, 96, 128, 128, 192, 256,
}; };
#if HAVE_HIGH_TABLES==1
#define HIGH_TABLES_SIZE 64 // maximum size of high tables in KB
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
device_t mc_dev; device_t mc_dev;
@ -166,6 +171,12 @@ static void pci_domain_set_resources(device_t dev)
idx = 10; idx = 10;
ram_resource(dev, idx++, 0, 640); ram_resource(dev, idx++, 0, 640);
ram_resource(dev, idx++, 1024, tolmk - 1024); ram_resource(dev, idx++, 1024, tolmk - 1024);
#if HAVE_HIGH_TABLES==1
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (tomk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
#endif
} }
assign_resources(&dev->link[0]); assign_resources(&dev->link[0]);
} }

View File

@ -18,5 +18,10 @@
## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA ## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
## ##
uses HAVE_HIGH_TABLES
config chip.h config chip.h
driver northbridge.o driver northbridge.o
default HAVE_HIGH_TABLES=1

View File

@ -107,6 +107,10 @@ static uint32_t find_pci_tolm(struct bus *bus)
return tolm; return tolm;
} }
#if HAVE_HIGH_TABLES==1
#define HIGH_TABLES_SIZE 64 // maximum size of high tables in KB
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
device_t mc_dev; device_t mc_dev;
@ -144,6 +148,12 @@ static void pci_domain_set_resources(device_t dev)
idx = 10; idx = 10;
ram_resource(dev, idx++, 0, 640); ram_resource(dev, idx++, 0, 640);
ram_resource(dev, idx++, 1024, tolmk - 1024); ram_resource(dev, idx++, 1024, tolmk - 1024);
#if HAVE_HIGH_TABLES==1
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (tomk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
#endif
} }
assign_resources(&dev->link[0]); assign_resources(&dev->link[0]);
} }

View File

@ -18,7 +18,10 @@
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
*/ */
config chip.h uses HAVE_HIGH_TABLES
object northbridge.o
#driver misc_control.o
config chip.h
object northbridge.o
default HAVE_HIGH_TABLES=1

View File

@ -88,6 +88,10 @@ static uint32_t find_pci_tolm(struct bus *bus)
return tolm; return tolm;
} }
#if HAVE_HIGH_TABLES==1
#define HIGH_TABLES_SIZE 64 // maximum size of high tables in KB
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
device_t mc_dev; device_t mc_dev;
@ -143,6 +147,11 @@ static void pci_domain_set_resources(device_t dev)
/* ram_resource(dev, idx++, 1024, tolmk - 1024); */ /* ram_resource(dev, idx++, 1024, tolmk - 1024); */
ram_resource(dev, idx++, 768, tolmk - 768); ram_resource(dev, idx++, 768, tolmk - 768);
#if HAVE_HIGH_TABLES==1
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (tomk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
#endif
} }
assign_resources(&dev->link[0]); assign_resources(&dev->link[0]);
} }

View File

@ -1,4 +1,7 @@
config chip.h uses HAVE_HIGH_TABLES
object northbridge.o
#driver misc_control.o
config chip.h
object northbridge.o
default HAVE_HIGH_TABLES=1

View File

@ -66,6 +66,11 @@ static uint32_t find_pci_tolm(struct bus *bus)
return tolm; return tolm;
} }
#if HAVE_HIGH_TABLES==1
#define HIGH_TABLES_SIZE 64 // maximum size of high tables in KB
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
device_t mc_dev; device_t mc_dev;
@ -108,6 +113,12 @@ static void pci_domain_set_resources(device_t dev)
idx = 10; idx = 10;
ram_resource(dev, idx++, 0, 640); ram_resource(dev, idx++, 0, 640);
ram_resource(dev, idx++, 768, tolmk - 768); ram_resource(dev, idx++, 768, tolmk - 768);
#if HAVE_HIGH_TABLES==1
/* Leave some space for ACPI, PIRQ and MP tables */
high_tables_base = (tomk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE * 1024;
#endif
} }
assign_resources(&dev->link[0]); assign_resources(&dev->link[0]);
} }

View File

@ -18,8 +18,14 @@
## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA ## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
## ##
uses HAVE_HIGH_TABLES
config chip.h config chip.h
object vgabios.o object vgabios.o
driver northbridge.o driver northbridge.o
driver agp.o driver agp.o
driver vga.o driver vga.o
default HAVE_HIGH_TABLES=1

View File

@ -163,6 +163,12 @@ static u32 find_pci_tolm(struct bus *bus)
return tolm; return tolm;
} }
#if HAVE_HIGH_TABLES==1
/* maximum size of high tables in KB */
#define HIGH_TABLES_SIZE 64
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
/* The order is important to find the correct RAM size. */ /* The order is important to find the correct RAM size. */
@ -199,6 +205,13 @@ static void pci_domain_set_resources(device_t dev)
/* The PCI hole does does not overlap the memory. */ /* The PCI hole does does not overlap the memory. */
tolmk = tomk; tolmk = tomk;
} }
#if HAVE_HIGH_TABLES == 1
high_tables_base = (tolmk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE* 1024;
printk_debug("tom: %lx, high_tables_base: %llx, high_tables_size: %llx\n", tomk*1024, high_tables_base, high_tables_size);
#endif
/* Report the memory regions. */ /* Report the memory regions. */
idx = 10; idx = 10;
/* TODO: Hole needed? */ /* TODO: Hole needed? */

View File

@ -123,12 +123,6 @@ static void pci_domain_set_resources(device_t dev)
else else
tomk = (((rambits << 6) - (4 << reg) - 1) * 1024); tomk = (((rambits << 6) - (4 << reg) - 1) * 1024);
#if HAVE_HIGH_TABLES == 1
high_tables_base = (tomk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE* 1024;
printk_debug("tom: %lx, high_tables_base: %llx, high_tables_size: %llx\n", tomk*1024, high_tables_base, high_tables_size);
#endif
/* Compute the top of Low memory */ /* Compute the top of Low memory */
tolmk = pci_tolm >> 10; tolmk = pci_tolm >> 10;
if (tolmk >= tomk) { if (tolmk >= tomk) {
@ -137,6 +131,12 @@ static void pci_domain_set_resources(device_t dev)
tolmk -= 1024; // TOP 1M SM Memory tolmk -= 1024; // TOP 1M SM Memory
} }
#if HAVE_HIGH_TABLES == 1
high_tables_base = (tolmk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE* 1024;
printk_debug("tom: %lx, high_tables_base: %llx, high_tables_size: %llx\n", tomk*1024, high_tables_base, high_tables_size);
#endif
/* Report the memory regions */ /* Report the memory regions */
idx = 10; idx = 10;

View File

@ -1,2 +1,7 @@
uses HAVE_HIGH_TABLES
config chip.h config chip.h
driver northbridge.o driver northbridge.o
default HAVE_HIGH_TABLES=1

View File

@ -101,6 +101,12 @@ static uint32_t find_pci_tolm(struct bus *bus)
return tolm; return tolm;
} }
#if HAVE_HIGH_TABLES==1
/* maximum size of high tables in KB */
#define HIGH_TABLES_SIZE 64
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
static const uint8_t ramregs[] = { static const uint8_t ramregs[] = {
@ -140,6 +146,13 @@ static void pci_domain_set_resources(device_t dev)
*/ */
tolmk = tomk; tolmk = tomk;
} }
#if HAVE_HIGH_TABLES == 1
high_tables_base = (tolmk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE* 1024;
printk_debug("tom: %lx, high_tables_base: %llx, high_tables_size: %llx\n", tomk*1024, high_tables_base, high_tables_size);
#endif
/* Report the memory regions */ /* Report the memory regions */
idx = 10; idx = 10;
ram_resource(dev, idx++, 0, tolmk); ram_resource(dev, idx++, 0, tolmk);

View File

@ -1,2 +1,7 @@
uses HAVE_HIGH_TABLES
config chip.h config chip.h
driver northbridge.o driver northbridge.o
default HAVE_HIGH_TABLES=1

View File

@ -15,25 +15,11 @@
#include "northbridge.h" #include "northbridge.h"
/* /*
* This fixup is based on capturing values from an Award bios. Without * This fixup is based on capturing values from an Award BIOS. Without
* this fixup the DMA write performance is awful (i.e. hdparm -t /dev/hda is 20x * this fixup the DMA write performance is awful (i.e. hdparm -t /dev/hda is 20x
* slower than normal, ethernet drops packets). * slower than normal, ethernet drops packets).
* Apparently these registers govern some sort of bus master behavior. * Apparently these registers govern some sort of bus master behavior.
*/ */
#if 0
static void dump_dev(device_t dev)
{
int i,j;
for(i = 0; i < 256; i += 16) {
printk_debug("0x%x: ", i);
for(j = 0; j < 16; j++) {
printk_debug("%02x ", pci_read_config8(dev, i+j));
}
printk_debug("\n");
}
}
#endif
static void northbridge_init(device_t dev) static void northbridge_init(device_t dev)
{ {
@ -72,7 +58,6 @@ static void northbridge_init(device_t dev)
pci_write_config8(dev, 0xe0, c); pci_write_config8(dev, 0xe0, c);
pci_write_config8(dev, 0xe2, 0x42); /* 'cos award does */ pci_write_config8(dev, 0xe2, 0x42); /* 'cos award does */
} }
//dump_dev(dev);
} }
static void nullfunc(){} static void nullfunc(){}
@ -100,7 +85,6 @@ static void agp_init(device_t dev)
pci_write_config8(dev, 0x43, 0x44); pci_write_config8(dev, 0x43, 0x44);
pci_write_config8(dev, 0x44, 0x34); pci_write_config8(dev, 0x44, 0x34);
pci_write_config8(dev, 0x83, 0x02); pci_write_config8(dev, 0x83, 0x02);
//dump_dev(dev);
} }
static struct device_operations agp_operations = { static struct device_operations agp_operations = {
@ -129,8 +113,6 @@ static void vga_init(device_t dev)
pci_write_config32(dev,0x10,0xd8000008); pci_write_config32(dev,0x10,0xd8000008);
pci_write_config32(dev,0x14,0xdc000000); pci_write_config32(dev,0x14,0xdc000000);
//dump_dev(dev);
// set up performnce counters for debugging vga init sequence // set up performnce counters for debugging vga init sequence
//setup.lo = 0x1c0; // count instructions //setup.lo = 0x1c0; // count instructions
//wrmsr(0x187,setup); //wrmsr(0x187,setup);
@ -175,7 +157,6 @@ static void vga_init(device_t dev)
#endif #endif
pci_write_config32(dev,0x30,0); pci_write_config32(dev,0x30,0);
/* Set the vga mtrrs - disable for the moment as the add_var_mtrr function has vapourised */ /* Set the vga mtrrs - disable for the moment as the add_var_mtrr function has vapourised */
@ -272,6 +253,12 @@ static uint32_t find_pci_tolm(struct bus *bus)
return tolm; return tolm;
} }
#if HAVE_HIGH_TABLES==1
/* maximum size of high tables in KB */
#define HIGH_TABLES_SIZE 64
extern uint64_t high_tables_base, high_tables_size;
#endif
static void pci_domain_set_resources(device_t dev) static void pci_domain_set_resources(device_t dev)
{ {
static const uint8_t ramregs[] = {0x5a, 0x5b, 0x5c, 0x5d }; static const uint8_t ramregs[] = {0x5a, 0x5b, 0x5c, 0x5d };
@ -311,6 +298,13 @@ static void pci_domain_set_resources(device_t dev)
*/ */
tolmk = tomk; tolmk = tomk;
} }
#if HAVE_HIGH_TABLES == 1
high_tables_base = (tolmk - HIGH_TABLES_SIZE) * 1024;
high_tables_size = HIGH_TABLES_SIZE* 1024;
printk_debug("tom: %lx, high_tables_base: %llx, high_tables_size: %llx\n", tomk*1024, high_tables_base, high_tables_size);
#endif
/* Report the memory regions */ /* Report the memory regions */
idx = 10; idx = 10;
ram_resource(dev, idx++, 0, 640); /* first 640k */ ram_resource(dev, idx++, 0, 640); /* first 640k */