security/vboot, mb/google: Fix build errors
There have been two cases of incompatibilities between overlapping changes, and they need to be resolved in a single commit to unbreak the tree: 1. CB:40389 introduced a new use of write_secdata while CB:40359 removed that function in favor of safe_write. Follow the refactor of the latter in the code introduced by the former. 2. CB:39849 changed google_chromeec_get_usb_pd_power_info()'s interface and adapted all its users. Except for duffy and kaisa which were only added in CB:40223 and CB:40393 respectively, so reapply the patch to puff's mainboard.c to their mainboard.c files. Change-Id: Ib8dfcd61bb79e0a487eaa60e719bd93561f2d97a Signed-off-by: Patrick Georgi <pgeorgi@google.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/40518 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Christian Walter <christian.walter@9elements.com> Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net> Reviewed-by: Werner Zeh <werner.zeh@siemens.com> Reviewed-by: Kyösti Mälkki <kyosti.malkki@gmail.com>
This commit is contained in:
parent
85801f670d
commit
b81147cb56
|
@ -90,8 +90,9 @@ static void mainboard_set_power_limits(config_t *conf)
|
|||
{
|
||||
enum usb_chg_type type;
|
||||
u32 watts;
|
||||
u16 volts_mv, current_ma;
|
||||
u32 psyspl2 = PUFF_PSYSPL2; // default barrel jack value for U22
|
||||
int rv = google_chromeec_get_usb_pd_power_info(&type, &watts);
|
||||
int rv = google_chromeec_get_usb_pd_power_info(&type, ¤t_ma, &volts_mv);
|
||||
|
||||
/* use SoC default value for PsysPL3 and PL4 unless we're on USB-PD*/
|
||||
conf->tdp_psyspl3 = 0;
|
||||
|
@ -99,6 +100,7 @@ static void mainboard_set_power_limits(config_t *conf)
|
|||
|
||||
if (rv == 0 && type == USB_CHG_TYPE_PD) {
|
||||
/* Detected USB-PD. Base on max value of adapter */
|
||||
watts = ((u32)current_ma * volts_mv) / 1000000;
|
||||
psyspl2 = watts;
|
||||
conf->tdp_psyspl3 = SET_PSYSPL2(psyspl2);
|
||||
/* set max possible time window */
|
||||
|
|
|
@ -90,8 +90,9 @@ static void mainboard_set_power_limits(config_t *conf)
|
|||
{
|
||||
enum usb_chg_type type;
|
||||
u32 watts;
|
||||
u16 volts_mv, current_ma;
|
||||
u32 psyspl2 = PUFF_PSYSPL2; // default barrel jack value for U22
|
||||
int rv = google_chromeec_get_usb_pd_power_info(&type, &watts);
|
||||
int rv = google_chromeec_get_usb_pd_power_info(&type, ¤t_ma, &volts_mv);
|
||||
|
||||
/* use SoC default value for PsysPL3 and PL4 unless we're on USB-PD*/
|
||||
conf->tdp_psyspl3 = 0;
|
||||
|
@ -99,6 +100,7 @@ static void mainboard_set_power_limits(config_t *conf)
|
|||
|
||||
if (rv == 0 && type == USB_CHG_TYPE_PD) {
|
||||
/* Detected USB-PD. Base on max value of adapter */
|
||||
watts = ((u32)current_ma * volts_mv) / 1000000;
|
||||
psyspl2 = watts;
|
||||
conf->tdp_psyspl3 = SET_PSYSPL2(psyspl2);
|
||||
/* set max possible time window */
|
||||
|
|
|
@ -415,7 +415,7 @@ uint32_t antirollback_write_space_kernel(struct vb2_context *ctx)
|
|||
uint8_t size = VB2_SECDATA_KERNEL_MIN_SIZE;
|
||||
vb2api_secdata_kernel_check(ctx, &size);
|
||||
|
||||
return write_secdata(KERNEL_NV_INDEX, ctx->secdata_kernel, size);
|
||||
return safe_write(KERNEL_NV_INDEX, ctx->secdata_kernel, size);
|
||||
}
|
||||
|
||||
uint32_t antirollback_read_space_rec_hash(uint8_t *data, uint32_t size)
|
||||
|
|
Loading…
Reference in New Issue