baytrail: set max frequency early in romstage
Set the BSP to operate at max frequency early in romstage. The call to punit_init() is when the frequency actually ramps as that makes the punit actually start working. BUG=chrome-os-partner:22857 BRANCH=None TEST=Built and booted. Noted operating frequency status is max. Change-Id: Icfd9e5c7682aa21fc740bd687607ca6a66597d5e Signed-off-by: Aaron Durbin <adurbin@chromium.org> Reviewed-on: https://chromium-review.googlesource.com/172131 Reviewed-by: Duncan Laurie <dlaurie@chromium.org> Reviewed-on: http://review.coreboot.org/4869 Tested-by: build bot (Jenkins) Reviewed-by: Alexandru Gagniuc <mr.nuke.me@gmail.com>
This commit is contained in:
parent
08a4613219
commit
bb3ee83711
|
@ -25,6 +25,7 @@
|
|||
/* The baytrail_init_pre_device() function is called prior to device
|
||||
* initialization, but it's after console and cbmem has been reinitialized. */
|
||||
void baytrail_init_pre_device(void);
|
||||
void set_max_freq(void);
|
||||
|
||||
extern struct pci_operations soc_pci_ops;
|
||||
|
||||
|
|
|
@ -49,6 +49,7 @@ void raminit(struct mrc_params *mp, int prev_sleep_state);
|
|||
void gfx_init(void);
|
||||
void tco_disable(void);
|
||||
void punit_init(void);
|
||||
void set_max_freq(void);
|
||||
|
||||
#if CONFIG_ENABLE_BUILTIN_COM1
|
||||
void byt_config_com1_and_enable(void);
|
||||
|
|
|
@ -126,6 +126,8 @@ void romstage_common(struct romstage_params *params)
|
|||
|
||||
console_init();
|
||||
|
||||
set_max_freq();
|
||||
|
||||
punit_init();
|
||||
|
||||
gfx_init();
|
||||
|
|
|
@ -21,6 +21,12 @@
|
|||
#include <cpu/x86/msr.h>
|
||||
#include <cpu/x86/tsc.h>
|
||||
#include <baytrail/msr.h>
|
||||
#if !defined(__PRE_RAM__)
|
||||
#include <baytrail/ramstage.h>
|
||||
#else
|
||||
#include <baytrail/romstage.h>
|
||||
#endif
|
||||
|
||||
|
||||
#define BCLK 100 /* 100 MHz */
|
||||
unsigned long tsc_freq_mhz(void)
|
||||
|
@ -30,3 +36,26 @@ unsigned long tsc_freq_mhz(void)
|
|||
platform_info = rdmsr(MSR_PLATFORM_INFO);
|
||||
return BCLK * ((platform_info.lo >> 8) & 0xff);
|
||||
}
|
||||
|
||||
void set_max_freq(void)
|
||||
{
|
||||
msr_t perf_ctl;
|
||||
msr_t msr;
|
||||
|
||||
/* Enable speed step. */
|
||||
msr = rdmsr(MSR_IA32_MISC_ENABLES);
|
||||
msr.lo |= (1 << 16);
|
||||
wrmsr(MSR_IA32_MISC_ENABLES, msr);
|
||||
|
||||
/* Set guranteed ratio [21:16] from IACORE_RATIOS to bits [15:8] of
|
||||
* the PERF_CTL. */
|
||||
msr = rdmsr(MSR_IACORE_RATIOS);
|
||||
perf_ctl.lo = (msr.lo & 0x3f0000) >> 8;
|
||||
/* Set guranteed vid [21:16] from IACORE_VIDS to bits [7:0] of
|
||||
* the PERF_CTL. */
|
||||
msr = rdmsr(MSR_IACORE_VIDS);
|
||||
perf_ctl.lo |= (msr.lo & 0x7f0000) >> 16;
|
||||
perf_ctl.hi = 0;
|
||||
|
||||
wrmsr(MSR_IA32_PERF_CTL, perf_ctl);
|
||||
}
|
||||
|
|
Loading…
Reference in New Issue