mb/google/brya: fix MRC cache failure for hynix parts
Set the cs_pi_start_high_in_ect if the DUT is using one of the two following Hynix parts: H54G56CYRBX247 and H54G46CYRBX267. Failure to set cs_pi_start_high_in_ect when using these parts will result in an MRC cache failure and DUT will fail to boot. BUG=b:292153199 TEST=`emerge-brya coreboot chromeos-bootimage`, flash and boot brya variant to kernel. Change-Id: I36040139b959c85c3ac220a34574caa12ca6c5fe Signed-off-by: Nick Vaccaro <nvaccaro@google.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/76661 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: David Wu <david_wu@quanta.corp-partner.google.com> Reviewed-by: Subrata Banik <subratabanik@google.com>
This commit is contained in:
parent
41e2b5879f
commit
c51a7cdde4
|
@ -2,7 +2,10 @@
|
|||
|
||||
#include <baseboard/gpio.h>
|
||||
#include <baseboard/variants.h>
|
||||
#include <console/console.h>
|
||||
#include <gpio.h>
|
||||
#include <memory_info.h>
|
||||
#include <string.h>
|
||||
|
||||
static const struct mb_cfg baseboard_memcfg = {
|
||||
.type = MEM_TYPE_LP4X,
|
||||
|
@ -66,8 +69,80 @@ static const struct mb_cfg baseboard_memcfg = {
|
|||
.ect = 1, /* Enable Early Command Training */
|
||||
};
|
||||
|
||||
static const struct mb_cfg hynix_memcfg = {
|
||||
.type = MEM_TYPE_LP4X,
|
||||
|
||||
.rcomp = {
|
||||
/* Baseboard uses only 100ohm Rcomp resistors */
|
||||
.resistor = 100,
|
||||
|
||||
/* Baseboard Rcomp target values */
|
||||
.targets = {40, 30, 30, 30, 30},
|
||||
},
|
||||
|
||||
/* DQ byte map */
|
||||
.lpx_dq_map = {
|
||||
.ddr0 = {
|
||||
.dq0 = { 9, 11, 8, 10, 12, 14, 13, 15, },
|
||||
.dq1 = { 4, 7, 6, 5, 2, 3, 0, 1, },
|
||||
},
|
||||
.ddr1 = {
|
||||
.dq0 = { 15, 12, 14, 13, 9, 10, 11, 8, },
|
||||
.dq1 = { 0, 1, 3, 2, 7, 5, 4, 6, },
|
||||
},
|
||||
.ddr2 = {
|
||||
.dq0 = { 2, 3, 1, 0, 6, 7, 5, 4, },
|
||||
.dq1 = { 15, 9, 14, 8, 11, 10, 13, 12, },
|
||||
},
|
||||
.ddr3 = {
|
||||
.dq0 = { 3, 1, 2, 0, 4, 6, 7, 5, },
|
||||
.dq1 = { 13, 15, 14, 12, 11, 9, 8, 10, },
|
||||
},
|
||||
.ddr4 = {
|
||||
.dq0 = { 13, 12, 14, 15, 9, 8, 10, 11, },
|
||||
.dq1 = { 4, 7, 5, 6, 1, 2, 0, 3, },
|
||||
},
|
||||
.ddr5 = {
|
||||
.dq0 = { 5, 0, 6, 4, 3, 1, 7, 2, },
|
||||
.dq1 = { 11, 9, 10, 8, 15, 12, 14, 13, },
|
||||
},
|
||||
.ddr6 = {
|
||||
.dq0 = { 15, 12, 14, 13, 10, 9, 11, 8, },
|
||||
.dq1 = { 0, 1, 2, 3, 5, 6, 4, 7, },
|
||||
},
|
||||
.ddr7 = {
|
||||
.dq0 = { 0, 3, 1, 2, 4, 5, 6, 7, },
|
||||
.dq1 = { 11, 8, 13, 14, 9, 12, 15, 10, },
|
||||
},
|
||||
},
|
||||
|
||||
/* DQS CPU<>DRAM map */
|
||||
.lpx_dqs_map = {
|
||||
.ddr0 = { .dqs0 = 1, .dqs1 = 0 },
|
||||
.ddr1 = { .dqs0 = 1, .dqs1 = 0 },
|
||||
.ddr2 = { .dqs0 = 0, .dqs1 = 1 },
|
||||
.ddr3 = { .dqs0 = 0, .dqs1 = 1 },
|
||||
.ddr4 = { .dqs0 = 1, .dqs1 = 0 },
|
||||
.ddr5 = { .dqs0 = 0, .dqs1 = 1 },
|
||||
.ddr6 = { .dqs0 = 1, .dqs1 = 0 },
|
||||
.ddr7 = { .dqs0 = 0, .dqs1 = 1 },
|
||||
},
|
||||
|
||||
.ect = 1, /* Enable Early Command Training */
|
||||
|
||||
.cs_pi_start_high_in_ect = 1
|
||||
};
|
||||
|
||||
const struct mb_cfg *__weak variant_memory_params(void)
|
||||
{
|
||||
const char *part_num = mainboard_get_dram_part_num();
|
||||
const char *hynix_mem1 = "H54G46CYRBX267";
|
||||
const char *hynix_mem2 = "H54G56CYRBX247";
|
||||
|
||||
if (!strcmp(part_num, hynix_mem1) || !strcmp(part_num, hynix_mem2)) {
|
||||
printk(BIOS_INFO, "Enable cs_pi_start_high_in_ect for Hynix memory\n");
|
||||
return &hynix_memcfg;
|
||||
}
|
||||
return &baseboard_memcfg;
|
||||
}
|
||||
|
||||
|
|
Loading…
Reference in New Issue