cpu/intel/fsp_model_406dx: Rework acpi/cpu.asl
Use acpigen_write_processor_cnot to implement notifications to the CPU. Change-Id: I00d15d0640a37f89ffd5cc87b89d5ba11fecb9ed Signed-off-by: Arthur Heymans <arthur@aheymans.xyz> Reviewed-on: https://review.coreboot.org/c/29887 Reviewed-by: Duncan Laurie <dlaurie@chromium.org> Reviewed-by: David Guckian Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
This commit is contained in:
parent
04008a9c14
commit
cf80cda7ce
|
@ -295,6 +295,13 @@ void generate_cpu_entries(struct device *device)
|
||||||
acpigen_pop_len();
|
acpigen_pop_len();
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/* PPKG is usually used for thermal management
|
||||||
|
of the first and only package. */
|
||||||
|
acpigen_write_processor_package("PPKG", 0, cores_per_package);
|
||||||
|
|
||||||
|
/* Add a method to notify processor nodes */
|
||||||
|
acpigen_write_processor_cnot(cores_per_package);
|
||||||
}
|
}
|
||||||
|
|
||||||
struct chip_operations cpu_intel_model_406dx_ops = {
|
struct chip_operations cpu_intel_model_406dx_ops = {
|
||||||
|
|
|
@ -14,84 +14,23 @@
|
||||||
* GNU General Public License for more details.
|
* GNU General Public License for more details.
|
||||||
*/
|
*/
|
||||||
|
|
||||||
/* These devices are created at runtime */
|
/* These come from the dynamically created CPU SSDT */
|
||||||
External (\_PR.CP00, DeviceObj)
|
External (\_PR.CNOT, MethodObj)
|
||||||
External (\_PR.CP01, DeviceObj)
|
|
||||||
External (\_PR.CP02, DeviceObj)
|
|
||||||
External (\_PR.CP03, DeviceObj)
|
|
||||||
External (\_PR.CP04, DeviceObj)
|
|
||||||
External (\_PR.CP05, DeviceObj)
|
|
||||||
External (\_PR.CP06, DeviceObj)
|
|
||||||
External (\_PR.CP07, DeviceObj)
|
|
||||||
|
|
||||||
/* Notify OS to re-read CPU tables, assuming ^2 CPU count */
|
/* Notify OS to re-read CPU tables */
|
||||||
Method (PNOT)
|
Method (PNOT)
|
||||||
{
|
{
|
||||||
If (LGreaterEqual (\PCNT, 2)) {
|
\_PR.CNOT (0x81)
|
||||||
Notify (\_PR.CP00, 0x81) // _CST
|
|
||||||
Notify (\_PR.CP01, 0x81) // _CST
|
|
||||||
}
|
|
||||||
If (LGreaterEqual (\PCNT, 4)) {
|
|
||||||
Notify (\_PR.CP02, 0x81) // _CST
|
|
||||||
Notify (\_PR.CP03, 0x81) // _CST
|
|
||||||
}
|
|
||||||
If (LGreaterEqual (\PCNT, 8)) {
|
|
||||||
Notify (\_PR.CP04, 0x81) // _CST
|
|
||||||
Notify (\_PR.CP05, 0x81) // _CST
|
|
||||||
Notify (\_PR.CP06, 0x81) // _CST
|
|
||||||
Notify (\_PR.CP07, 0x81) // _CST
|
|
||||||
}
|
|
||||||
}
|
}
|
||||||
|
|
||||||
/* Notify OS to re-read CPU _PPC limit, assuming ^2 CPU count */
|
/* Notify OS to re-read CPU _PPC limit */
|
||||||
Method (PPCN)
|
Method (PPCN)
|
||||||
{
|
{
|
||||||
If (LGreaterEqual (\PCNT, 2)) {
|
\_PR.CNOT (0x80)
|
||||||
Notify (\_PR.CP00, 0x80) // _PPC
|
|
||||||
Notify (\_PR.CP01, 0x80) // _PPC
|
|
||||||
}
|
|
||||||
If (LGreaterEqual (\PCNT, 4)) {
|
|
||||||
Notify (\_PR.CP02, 0x80) // _PPC
|
|
||||||
Notify (\_PR.CP03, 0x80) // _PPC
|
|
||||||
}
|
|
||||||
If (LGreaterEqual (\PCNT, 8)) {
|
|
||||||
Notify (\_PR.CP04, 0x80) // _PPC
|
|
||||||
Notify (\_PR.CP05, 0x80) // _PPC
|
|
||||||
Notify (\_PR.CP06, 0x80) // _PPC
|
|
||||||
Notify (\_PR.CP07, 0x80) // _PPC
|
|
||||||
}
|
|
||||||
}
|
}
|
||||||
|
|
||||||
/* Notify OS to re-read Throttle Limit tables, assuming ^2 CPU count */
|
/* Notify OS to re-read Throttle Limit tables */
|
||||||
Method (TNOT)
|
Method (TNOT)
|
||||||
{
|
{
|
||||||
If (LGreaterEqual (\PCNT, 2)) {
|
\_PR.CNOT (0x82)
|
||||||
Notify (\_PR.CP00, 0x82) // _TPC
|
|
||||||
Notify (\_PR.CP01, 0x82) // _TPC
|
|
||||||
}
|
|
||||||
If (LGreaterEqual (\PCNT, 4)) {
|
|
||||||
Notify (\_PR.CP02, 0x82) // _TPC
|
|
||||||
Notify (\_PR.CP03, 0x82) // _TPC
|
|
||||||
}
|
|
||||||
If (LGreaterEqual (\PCNT, 8)) {
|
|
||||||
Notify (\_PR.CP04, 0x82) // _TPC
|
|
||||||
Notify (\_PR.CP05, 0x82) // _TPC
|
|
||||||
Notify (\_PR.CP06, 0x82) // _TPC
|
|
||||||
Notify (\_PR.CP07, 0x82) // _TPC
|
|
||||||
}
|
|
||||||
}
|
|
||||||
|
|
||||||
/* Return a package containing enabled processor entries */
|
|
||||||
Method (PPKG)
|
|
||||||
{
|
|
||||||
If (LGreaterEqual (\PCNT, 8)) {
|
|
||||||
Return (Package() {\_PR.CP00, \_PR.CP01, \_PR.CP02, \_PR.CP03,
|
|
||||||
\_PR.CP04, \_PR.CP05, \_PR.CP06, \_PR.CP07})
|
|
||||||
} ElseIf (LGreaterEqual (\PCNT, 4)) {
|
|
||||||
Return (Package() {\_PR.CP00, \_PR.CP01, \_PR.CP02, \_PR.CP03})
|
|
||||||
} ElseIf (LGreaterEqual (\PCNT, 2)) {
|
|
||||||
Return (Package() {\_PR.CP00, \_PR.CP01})
|
|
||||||
} Else {
|
|
||||||
Return (Package() {\_PR.CP00})
|
|
||||||
}
|
|
||||||
}
|
}
|
||||||
|
|
Loading…
Reference in New Issue