soc/intel/alderlake: Add a few missing definitions in iomap.h

Some reserved address range listed in Alder Lake Platform Firmware
Architecture Specification document 626540 section 6.4 ADL - System
Memory Map such as North TraceHub ranges were missing. Details about
North TraceHub (aka. Intel TraceHub) can be found in Intel Trace
Hub (Intel TH) Developer's Manual document 671536.

BUG=b:264648959
TEST=Compilation successful

Change-Id: I14803a7297c8c5edefe564d92bfe7314f6769942
Signed-off-by: Jeremy Compostella <jeremy.compostella@intel.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/72635
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: YH Lin <yueherngl@google.com>
Reviewed-by: Eric Lai <eric_lai@quanta.corp-partner.google.com>
Reviewed-by: Nick Vaccaro <nvaccaro@google.com>
This commit is contained in:
Jeremy Compostella 2023-01-30 17:23:46 -07:00 committed by Nick Vaccaro
parent 8c127ecc3c
commit cfd6f9c7f1
1 changed files with 16 additions and 0 deletions

View File

@ -23,6 +23,22 @@
#define PCH_PRESERVED_BASE_ADDRESS 0xfc800000 #define PCH_PRESERVED_BASE_ADDRESS 0xfc800000
#define PCH_PRESERVED_BASE_SIZE 0x02000000 #define PCH_PRESERVED_BASE_SIZE 0x02000000
/* North (Intel) TraceHub Software. */
#define NTH_SW_BASE_ADDRESS 0xfc000000
#define NTH_SW_BASE_SIZE 0x800000
/* North (Intel) TraceHub Firmware. */
#define NTH_FW_BASE_ADDRESS 0xfae00000
#define NTH_FW_BASE_SIZE 0x200000
/* North (Intel) TraceHub Memory storage controller Trace Buffer. */
#define NTH_MTB_BASE_ADDRESS 0xfad00000
#define NTH_MTB_BASE_SIZE 0x100000
/* North (Intel) TraceHub Real Time Instruction Trace. */
#define NTH_RTIT_BASE_ADDRESS 0xfacfc000
#define NTH_RTIT_BASE_SIZE 0x4000
#define UART_BASE_SIZE 0x1000 #define UART_BASE_SIZE 0x1000
#define UART_BASE_0_ADDRESS 0xfe03e000 #define UART_BASE_0_ADDRESS 0xfe03e000