diff --git a/src/soc/intel/alderlake/acpi/southbridge.asl b/src/soc/intel/alderlake/acpi/southbridge.asl index e663adc3c7..d14dd66990 100644 --- a/src/soc/intel/alderlake/acpi/southbridge.asl +++ b/src/soc/intel/alderlake/acpi/southbridge.asl @@ -6,7 +6,7 @@ #include /* PCR access */ -#include +#include /* PCH clock */ #include "camera_clock_ctl.asl" diff --git a/src/soc/intel/cannonlake/acpi/southbridge.asl b/src/soc/intel/cannonlake/acpi/southbridge.asl index 052847d08c..20d4bfd897 100644 --- a/src/soc/intel/cannonlake/acpi/southbridge.asl +++ b/src/soc/intel/cannonlake/acpi/southbridge.asl @@ -1,7 +1,7 @@ /* SPDX-License-Identifier: GPL-2.0-or-later */ /* PCR access */ -#include +#include /* eMMC, SD Card */ #include "scs.asl" diff --git a/src/soc/intel/common/acpi/pcr.asl b/src/soc/intel/common/acpi/pch_pcr.asl similarity index 100% rename from src/soc/intel/common/acpi/pcr.asl rename to src/soc/intel/common/acpi/pch_pcr.asl diff --git a/src/soc/intel/elkhartlake/acpi/southbridge.asl b/src/soc/intel/elkhartlake/acpi/southbridge.asl index 2da44bcb79..8b0748dc62 100644 --- a/src/soc/intel/elkhartlake/acpi/southbridge.asl +++ b/src/soc/intel/elkhartlake/acpi/southbridge.asl @@ -9,7 +9,7 @@ #include "pci_irqs.asl" /* PCR access */ -#include +#include /* GPIO controller */ #include "gpio.asl" diff --git a/src/soc/intel/jasperlake/acpi/southbridge.asl b/src/soc/intel/jasperlake/acpi/southbridge.asl index 93e538edc3..a463304228 100644 --- a/src/soc/intel/jasperlake/acpi/southbridge.asl +++ b/src/soc/intel/jasperlake/acpi/southbridge.asl @@ -9,7 +9,7 @@ #include "pci_irqs.asl" /* PCR access */ -#include +#include /* PCH clock */ #include "camera_clock_ctl.asl" diff --git a/src/soc/intel/meteorlake/acpi/southbridge.asl b/src/soc/intel/meteorlake/acpi/southbridge.asl index 6ecadbbd29..2d24fb2a54 100644 --- a/src/soc/intel/meteorlake/acpi/southbridge.asl +++ b/src/soc/intel/meteorlake/acpi/southbridge.asl @@ -6,7 +6,7 @@ #include /* PCR access */ -#include +#include /* PCH clock */ #include "camera_clock_ctl.asl" diff --git a/src/soc/intel/skylake/acpi/pch.asl b/src/soc/intel/skylake/acpi/pch.asl index 0aa8f95761..a2ab35c2da 100644 --- a/src/soc/intel/skylake/acpi/pch.asl +++ b/src/soc/intel/skylake/acpi/pch.asl @@ -27,7 +27,7 @@ #include "pcie.asl" /* PCR Access */ -#include +#include /* PMC 0:1f.2 */ #include "pmc.asl" diff --git a/src/soc/intel/tigerlake/acpi/southbridge.asl b/src/soc/intel/tigerlake/acpi/southbridge.asl index 83453e2633..c54bc675f2 100644 --- a/src/soc/intel/tigerlake/acpi/southbridge.asl +++ b/src/soc/intel/tigerlake/acpi/southbridge.asl @@ -6,7 +6,7 @@ #include /* PCR access */ -#include +#include /* PCH clock */ #include "camera_clock_ctl.asl" diff --git a/src/soc/intel/xeon_sp/acpi/gpio.asl b/src/soc/intel/xeon_sp/acpi/gpio.asl index ea00b03ee4..a67bdd7d5a 100644 --- a/src/soc/intel/xeon_sp/acpi/gpio.asl +++ b/src/soc/intel/xeon_sp/acpi/gpio.asl @@ -4,7 +4,7 @@ #include #include #include -#include +#include Device (GPIO) {