refactored mcf3_set_resources
git-svn-id: svn://svn.coreboot.org/coreboot/trunk@1564 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1
This commit is contained in:
parent
54f05f6c5c
commit
d34b943d36
|
@ -18,6 +18,20 @@
|
||||||
#include "./cpu_rev.c"
|
#include "./cpu_rev.c"
|
||||||
#include "amdk8.h"
|
#include "amdk8.h"
|
||||||
|
|
||||||
|
/**
|
||||||
|
* @brief Read resources for AGP aperture
|
||||||
|
*
|
||||||
|
* @param
|
||||||
|
*
|
||||||
|
* There is only one AGP aperture resource needed. The resoruce is added to
|
||||||
|
* the northbridge of BSP.
|
||||||
|
*
|
||||||
|
* The same trick can be used to augment legacy VGA resources which can
|
||||||
|
* be detect by generic pci reousrce allocator for VGA devices.
|
||||||
|
* BAD: it is more tricky than I think, the resource allocation code is
|
||||||
|
* implemented in a way to NOT DOING legacy VGA resource allcation on
|
||||||
|
* purpose :-(.
|
||||||
|
*/
|
||||||
static void mcf3_read_resources(device_t dev)
|
static void mcf3_read_resources(device_t dev)
|
||||||
{
|
{
|
||||||
struct resource *resource;
|
struct resource *resource;
|
||||||
|
@ -30,7 +44,7 @@ static void mcf3_read_resources(device_t dev)
|
||||||
return;
|
return;
|
||||||
}
|
}
|
||||||
|
|
||||||
/* Add a 64M Gart apeture resource */
|
/* Add a Gart apeture resource */
|
||||||
if (dev->resources < MAX_RESOURCES) {
|
if (dev->resources < MAX_RESOURCES) {
|
||||||
resource = &dev->resource[dev->resources];
|
resource = &dev->resource[dev->resources];
|
||||||
dev->resources++;
|
dev->resources++;
|
||||||
|
@ -46,24 +60,19 @@ static void mcf3_read_resources(device_t dev)
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
static void mcf3_set_resources(device_t dev)
|
static void set_agp_aperture(device_t dev, struct resource *resource)
|
||||||
{
|
{
|
||||||
struct resource *resource, *last;
|
|
||||||
last = &dev->resource[dev->resources];
|
|
||||||
for (resource = &dev->resource[0]; resource < last; resource++) {
|
|
||||||
if (resource->index == 0x94) {
|
|
||||||
device_t pdev;
|
device_t pdev;
|
||||||
uint32_t base;
|
uint32_t base;
|
||||||
uint32_t size;
|
uint32_t size;
|
||||||
|
|
||||||
size = (0<<6)|(0<<5)|(0<<4)|
|
size = (0<<6)|(0<<5)|(0<<4)| ((log2(resource->size) - 25) << 1)|(0<<0);
|
||||||
((log2(resource->size) - 25) << 1)|(0<<0);
|
|
||||||
base = ((resource->base) >> 25) & 0x00007fff;
|
base = ((resource->base) >> 25) & 0x00007fff;
|
||||||
pdev = 0;
|
pdev = 0;
|
||||||
|
|
||||||
|
/* A search for MISC Control device is neceressary */
|
||||||
while (pdev = dev_find_device(PCI_VENDOR_ID_AMD, 0x1103, pdev)) {
|
while (pdev = dev_find_device(PCI_VENDOR_ID_AMD, 0x1103, pdev)) {
|
||||||
/* I want a 64M GART apeture */
|
pci_write_config32(pdev, 0x90, size);
|
||||||
pci_write_config32(pdev, 0x90, (0<<6)|(0<<5)|(0<<4)|(1<<1)|(0<<0));
|
|
||||||
/* Store the GART base address */
|
|
||||||
pci_write_config32(pdev, 0x94, base);
|
pci_write_config32(pdev, 0x94, base);
|
||||||
/* Don't set the GART Table base address */
|
/* Don't set the GART Table base address */
|
||||||
pci_write_config32(pdev, 0x98, 0);
|
pci_write_config32(pdev, 0x98, 0);
|
||||||
|
@ -75,7 +84,18 @@ static void mcf3_set_resources(device_t dev)
|
||||||
/* Remember this resource has been stored */
|
/* Remember this resource has been stored */
|
||||||
resource->flags |= IORESOURCE_STORED;
|
resource->flags |= IORESOURCE_STORED;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
static void mcf3_set_resources(device_t dev)
|
||||||
|
{
|
||||||
|
struct resource *resource, *last;
|
||||||
|
|
||||||
|
last = &dev->resource[dev->resources];
|
||||||
|
for (resource = &dev->resource[0]; resource < last; resource++) {
|
||||||
|
if (resource->index == 0x94) {
|
||||||
|
set_agp_aperture(dev, resource);
|
||||||
}
|
}
|
||||||
|
}
|
||||||
|
|
||||||
/* Set the generic PCI resources */
|
/* Set the generic PCI resources */
|
||||||
pci_dev_set_resources(dev);
|
pci_dev_set_resources(dev);
|
||||||
}
|
}
|
||||||
|
|
Loading…
Reference in New Issue