rockchip/rk3288: Remove 1392MHz option for RK3288 APLL
It's no longer used. BUG=none BRANCH=none TEST=it compiles Change-Id: I3d9385e0e1f14977c1632f3a8dda771c684ce458 Signed-off-by: Patrick Georgi <pgeorgi@chromium.org> Original-Commit-Id: 5381b6434996da10706dd358928f98703ac0892c Original-Signed-off-by: David Hendricks <dhendrix@chromium.org> Original-Change-Id: Ib0cfaf1bb173a7150f7ff504b9f58a62eb82e781 Original-Reviewed-on: https://chromium-review.googlesource.com/302634 Reviewed-on: http://review.coreboot.org/12138 Tested-by: build bot (Jenkins) Reviewed-by: David Hendricks <dhendrix@chromium.org>
This commit is contained in:
parent
fd9cdf6dec
commit
f23216dc5b
|
@ -79,12 +79,10 @@ static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2);
|
|||
/* See linux/drivers/clk/rockchip/clk-rk3288.c for more APLL combinations */
|
||||
static const struct pll_div apll_1800_cfg = PLL_DIVISORS(1800*MHz, 1, 1);
|
||||
static const struct pll_div apll_1416_cfg = PLL_DIVISORS(1416*MHz, 1, 1);
|
||||
static const struct pll_div apll_1392_cfg = PLL_DIVISORS(1392*MHz, 1, 1);
|
||||
static const struct pll_div apll_600_cfg = PLL_DIVISORS(600*MHz, 1, 2);
|
||||
static const struct pll_div *apll_cfgs[] = {
|
||||
[APLL_1800_MHZ] = &apll_1800_cfg,
|
||||
[APLL_1416_MHZ] = &apll_1416_cfg,
|
||||
[APLL_1392_MHZ] = &apll_1392_cfg,
|
||||
[APLL_600_MHZ] = &apll_600_cfg,
|
||||
};
|
||||
|
||||
|
|
|
@ -31,7 +31,6 @@
|
|||
enum apll_frequencies {
|
||||
APLL_1800_MHZ,
|
||||
APLL_1416_MHZ,
|
||||
APLL_1392_MHZ,
|
||||
APLL_600_MHZ,
|
||||
};
|
||||
|
||||
|
|
Loading…
Reference in New Issue